

## High-Performance 8-Bit Microcontrollers

## **Z8** Encore!® 4K Series

**Product Specification** 

PS024305-0605

**PRELIMINARY** 



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

#### **ZiLOG Worldwide Headquarters**

532 Race Street San Jose, CA 95126 Telephone: 408.558.8500

Fax: 408.558.8300 www.ZiLOG.com

#### **Document Disclaimer**

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

©2005 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

## **Revision History**

Each instance in Table 1 reflects a change to this document from its previous revision. To see more detail, click the appropriate link in the table.

**Table 1. Revision History of this Document** 

| Date          | Revision<br>Level | Description                                                                                |     |
|---------------|-------------------|--------------------------------------------------------------------------------------------|-----|
| March<br>2005 | 03                | Added Gain Compensation information to the Analog to Digital Converter Chapter             | 111 |
| April 2005    | 04                | Incorporated minor changes thrugh out document to reflect final product configuration.     | All |
| June 2005     | 05                | Updated Table 112 with ICC and ICC <sub>IPO</sub> data. Removed placeholder for Figure 29. | 112 |



## **Table of Contents**

| Revision History                   |
|------------------------------------|
| Table of Contentsiv                |
| List of Figures                    |
| List of Tables xii                 |
| Overview                           |
| Features 1                         |
| Part Selection Guide               |
| Block Diagram                      |
| CPU and Peripheral Overview4       |
| eZ8 CPU Features4                  |
| General Purpose I/O                |
| Flash Controller                   |
| Internal Precision Oscillator      |
| 10-Bit Analog-to-Digital Converter |
| Analog Comparator                  |
| Timers                             |
| Interrupt Controller               |
| Reset Controller 5                 |
| On-Chip Debugger6                  |
| Pin Description                    |
| Overview                           |
| Available Packages                 |
| Pin Configurations                 |
| Signal Descriptions                |
| Pin Characteristics                |
|                                    |
| Address Space                      |
| Overview                           |
| Register File                      |
| Program Memory                     |
| Data Memory                        |
| Flash Information Area             |
| Register Map                       |



| Reset and STOP Mode Recovery                        |
|-----------------------------------------------------|
| Overview                                            |
| Reset Types 20                                      |
| Reset Sources                                       |
| Power-On Reset                                      |
| Voltage Brown-Out Reset                             |
| Watch-Dog Timer Reset                               |
| External Reset Input                                |
| On-Chip Debugger Initiated Reset                    |
| STOP Mode Recovery                                  |
| STOP Mode Recovery Using Watch-Dog Timer Time-Out   |
| STOP Mode Recovery Using a GPIO Port Pin Transition |
| STOP Mode Recovery Using the External RESET Pin     |
| Reset Register Definitions                          |
| Low-Power Modes                                     |
| Overview                                            |
| STOP Mode                                           |
| HALT Mode                                           |
| Peripheral-Level Power Control                      |
| Power Control Register Definitions                  |
| General-Purpose I/O                                 |
| Overview                                            |
| GPIO Port Availability By Device                    |
| Architecture                                        |
| GPIO Alternate Functions                            |
| Direct LED Drive                                    |
| Shared Reset Pin                                    |
| Shared Debug Pin                                    |
| Crystal Oscillator Override                         |
| 5V Tolerance                                        |
| External Clock Setup                                |
| GPIO Interrupts                                     |
| GPIO Control Register Definitions                   |
| Port A–C Address Registers                          |
| Port A–C Control Registers                          |
| Port A–C Data Direction Sub-Registers42             |



| Port A–C Alternate Function Sub-Registers Port A–C Input Data Registers Port A–C Output Data Register LED Drive Enable Register LED Drive Level High Register LED Drive Level Low Register | 46<br>47<br>47<br>48 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Interrupt Controller                                                                                                                                                                       | 49                   |
| Overview                                                                                                                                                                                   | 49                   |
| Interrupt Vector Listing                                                                                                                                                                   | 49                   |
| Architecture                                                                                                                                                                               | 51                   |
| Operation                                                                                                                                                                                  | 51                   |
| Master Interrupt Enable                                                                                                                                                                    | 51                   |
| Interrupt Vectors and Priority                                                                                                                                                             |                      |
| Interrupt Assertion                                                                                                                                                                        |                      |
| Software Interrupt Assertion                                                                                                                                                               |                      |
| Interrupt Control Register Definitions                                                                                                                                                     |                      |
| Interrupt Request 0 Register                                                                                                                                                               |                      |
| Interrupt Request 1 Register                                                                                                                                                               |                      |
| Interrupt Request 2 Register                                                                                                                                                               |                      |
| IRQ0 Enable High and Low Bit Registers                                                                                                                                                     |                      |
| IRQ1 Enable High and Low Bit Registers                                                                                                                                                     |                      |
| Interrupt Edge Select Register                                                                                                                                                             |                      |
| Shared Interrupt Select Register                                                                                                                                                           |                      |
| Interrupt Control Register                                                                                                                                                                 |                      |
|                                                                                                                                                                                            |                      |
| Timers                                                                                                                                                                                     |                      |
| Overview                                                                                                                                                                                   |                      |
| Architecture                                                                                                                                                                               |                      |
| Operation                                                                                                                                                                                  |                      |
| Timer Operating Modes                                                                                                                                                                      |                      |
| Reading the Timer Count Values                                                                                                                                                             |                      |
| Timer Pin Signal Operation                                                                                                                                                                 |                      |
| Timer Control Register Definitions                                                                                                                                                         |                      |
| Timer 0–1 High and Low Byte Registers                                                                                                                                                      |                      |
| Timer Reload High and Low Byte Registers                                                                                                                                                   |                      |
| Timer 0-1 PWM High and Low Byte Registers                                                                                                                                                  |                      |
| <u> </u>                                                                                                                                                                                   |                      |
| Watch Dog Timer                                                                                                                                                                            | Q                    |



| Overview                                                  | 82  |
|-----------------------------------------------------------|-----|
| Operation                                                 | 82  |
| Watch-Dog Timer Refresh                                   | 83  |
| Watch-Dog Timer Time-Out Response                         |     |
| Watch-Dog Timer Reload Unlock Sequence                    | 84  |
| Watch-Dog Timer Control Register Definitions              | 85  |
| Watch-Dog Timer Control Register                          |     |
| Watch-Dog Timer Reload Upper, High and Low Byte Registers | 85  |
| UART                                                      | 87  |
| Overview                                                  | 87  |
| Architecture                                              | 87  |
| Operation                                                 |     |
| Data Format                                               |     |
| Transmitting Data using the Polled Method                 | 89  |
| Transmitting Data using the Interrupt-Driven Method       | 90  |
| Receiving Data using the Polled Method                    | 91  |
| Receiving Data using the Interrupt-Driven Method          |     |
| Clear To Send (CTS) Operation                             | 93  |
| MULTIPROCESSOR (9-bit) Mode                               | 93  |
| External Driver Enable                                    |     |
| UART Interrupts                                           |     |
| UART Baud Rate Generator                                  | 97  |
| UART Control Register Definitions                         | 98  |
| UART Transmit Data Register                               | 98  |
| UART Receive Data Register                                |     |
| UART Status 0 Register                                    |     |
| UART Status 1 Register                                    |     |
| UART Control 0 and Control 1 Registers                    |     |
| UART Address Compare Register                             |     |
| UART Baud Rate High and Low Byte Registers                | 104 |
| Infrared Encoder/Decoder                                  | 106 |
| Overview                                                  | 106 |
| Architecture                                              | 106 |
| Operation                                                 | 106 |
| ·                                                         | 107 |
| •                                                         | 108 |
| Infrared Encoder/Decoder Control Register Definitions     | 109 |
| Analog-to-Digital Converter                               | 110 |
|                                                           |     |



| Overview                                                         |
|------------------------------------------------------------------|
| Architecture                                                     |
| Operation                                                        |
| Data Format 111                                                  |
| Automatic Powerdown                                              |
| Single-Shot Conversion                                           |
| Continuous Conversion                                            |
| Interrupts                                                       |
| Calibration and Compensation                                     |
| ADC Control Register Definitions                                 |
| ADC Control/Status Register 1                                    |
| ADC Control/Status Register 1                                    |
| ADC Data Low Bits Register                                       |
|                                                                  |
| Comparator                                                       |
| Overview                                                         |
| Operation                                                        |
| Comparator Control Register Definitions                          |
| Flash Memory                                                     |
| Overview                                                         |
| Flash Information Area                                           |
| Operation                                                        |
| Flash Operation Timing Using the Flash Frequency Registers 125   |
| Flash Code Protection Against External Access                    |
| Flash Code Protection Against Accidental Program and Erasure 125 |
| Byte Programming                                                 |
| Page Erase                                                       |
| Mass Erase                                                       |
| Flash Controller Bypass                                          |
| Flash Controller Behavior in Debug Mode                          |
| Flash Control Register Definitions                               |
| Flash Control Register                                           |
| Flash Status Register                                            |
| Flash Page Select Register                                       |
| Flash Sector Protect Register                                    |
|                                                                  |
| Flash Option Bits                                                |
| Overview                                                         |



| Operation                                     |
|-----------------------------------------------|
| Option Bit Configuration By Reset             |
| Option Bit Types                              |
| Flash Option Bit Control Register Definitions |
| Trim Bit Address Register 135                 |
| Trim Bit Data Register                        |
| Flash Option Bit Address Space                |
| Flash Program Memory Address 0000H 136        |
| Flash Program Memory Address 0001H            |
| Trim Bit Address Space                        |
| Trim Bit Address 0000H—Reserved               |
| Trim Bit Address 0001H—Reserved               |
| Trim Bit Address 0002H                        |
| Trim Bit Address 0003H—Reserved               |
| Trim Bit Address 0004H—Reserved               |
| ZiLOG Calibration Bits                        |
| ADC Calibration Bits                          |
| On-Chip Debugger                              |
| Overview                                      |
| Architecture                                  |
| Operation                                     |
| OCD Interface                                 |
| DEBUG Mode                                    |
| OCD Data Format 142                           |
| OCD Auto-Baud Detector/Generator              |
| OCD Serial Errors 143                         |
| Breakpoints                                   |
| Runtime Counter                               |
| On-Chip Debugger Commands                     |
| On-Chip Debugger Control Register Definitions |
| OCD Control Register                          |
| OCD Status Register                           |
| Oscillator Control                            |
| Overview                                      |
| Operation                                     |
| System Clock Selection                        |
| Clock Failure Detection and Recovery          |
| Oscillator Control Register Definitions       |



| Internal Precision Oscillator                           | 155 |
|---------------------------------------------------------|-----|
| Operation                                               | 155 |
| eZ8 CPU Instruction Set                                 | 156 |
| Assembly Language Programming Introduction              | 156 |
| Assembly Language Syntax                                | 157 |
| eZ8 CPU Instruction Notation                            | 157 |
| eZ8 CPU Instruction Classes                             | 159 |
| eZ8 CPU Instruction Summary                             | 164 |
| Opcode Maps                                             | 173 |
| Electrical Characteristics                              | 177 |
| Absolute Maximum Ratings                                | 177 |
| DC Characteristics                                      | 178 |
| AC Characteristics                                      | 179 |
| On-Chip Peripheral AC and DC Electrical Characteristics | 181 |
| General Purpose I/O Port Input Data Sample Timing       | 184 |
| General Purpose I/O Port Output Timing                  |     |
| On-Chip Debugger Timing                                 |     |
| UART Timing                                             | 187 |
| Packaging                                               | 189 |
| Ordering Information                                    | 197 |
| Customer Feedback Form                                  | 205 |
| Index                                                   | 207 |



## List of Figures

| Figure 1. 28 Encore! 4K Series Block Diagram 3                                     |
|------------------------------------------------------------------------------------|
| Figure 2. Z8F04x3, F02x3 and Z8F01x3 in 8-Pin SOIC or PDIP Package* 8              |
| Figure 3. Z8F04x3, F02x3 and Z8F01x3 in 20-Pin SOIC, SSOP or PDIP Package*         |
| Figure 4. Z8F04x3, F02x3 and Z8F01x3 in 28-Pin SOIC, SSOP or PDIP Package*         |
| Figure 5. Power-On Reset Operation                                                 |
| Figure 6. Voltage Brown-Out Reset Operation                                        |
| Figure 7. GPIO Port Pin Block Diagram                                              |
| Figure 8. Interrupt Controller Block Diagram                                       |
| Figure 9. Timer Block Diagram                                                      |
| Figure 10. UART Block Diagram                                                      |
| Figure 11. UART Asynchronous Data Format without Parity 89                         |
| Figure 12. UART Asynchronous Data Format with Parity                               |
| Figure 13. UART Asynchronous MULTIPROCESSOR Mode Data Format 93                    |
| Figure 14. UART Driver Enable Signal Timing (shown with 1 Stop Bit and Parity) 95  |
| Figure 15. UART Receiver Interrupt Service Routine Flow                            |
| Figure 16. Infrared Data Communication System Block Diagram 106                    |
| Figure 17. Infrared Data Transmission                                              |
| Figure 18. IrDA Data Reception                                                     |
| Figure 19. Analog-to-Digital Converter Block Diagram                               |
| Figure 20. Flash Memory Arrangement                                                |
| Figure 21. Flash Controller Operation Flow Chart                                   |
| Figure 22. On-Chip Debugger Block Diagram                                          |
| Figure 23. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface (1) |
| Figure 24. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface     |



| Figure 25. OCD Data Format                                            |
|-----------------------------------------------------------------------|
| Figure 26. Opcode Map Cell Description                                |
| Figure 27. First Opcode Map                                           |
| Figure 28. Second Opcode Map after 1FH                                |
| Figure 29. Port Input Sample Timing                                   |
| Figure 30. GPIO Port Output Timing                                    |
| Figure 31. On-Chip Debugger Timing                                    |
| Figure 32. UART Timing With CTS                                       |
| Figure 33. UART Timing Without CTS188                                 |
| Figure 34. 8-Pin Plastic Dual Inline Package (PDIP)                   |
| Figure 35. 8-Pin Small Outline Integrated Circuit Package (SOIC) 190  |
| Figure 36. 20-Pin Plastic Dual Inline Package (PDIP)                  |
| Figure 37. 20-Pin Small Outline Integrated Circuit Package (SOIC) 192 |
| Figure 38. 20-Pin Small Shrink Outline Package (SSOP)                 |
| Figure 39. 28-Pin Plastic Dual Inline Package (PDIP)                  |
| Figure 40. 28-Pin Small Outline Integrated Circuit Package (SOIC) 195 |
| Figure 41. 28-Pin Small Shrink Outline Package (SSOP)                 |



## List of Tables

| Table 1. Revision History of this Document                                  | . III |
|-----------------------------------------------------------------------------|-------|
| Table 2. Z8 Encore! 4K Series Family Part Selection Guide                   | . 2   |
| Table 3. Z8 Encore!® 4K Series Package Options                              | . 7   |
| Table 4. Signal Descriptions                                                | . 9   |
| Table 5. Pin Characteristics (20- and 28-pin Devices)                       | 11    |
| Table 6. Pin Characteristics (8-Pin Devices)                                | 12    |
| Table 7. Z8 Encore! 4K Series Series Program Memory Maps                    | 14    |
| Table 8. Z8 Encore!® 4K Series Flash Memory Information Area Map            | 15    |
| Table 9. Register File Address Map                                          | 16    |
| Table 10. Reset and STOP Mode Recovery Characteristics and Latency          | 20    |
| Table 11. Reset Sources and Resulting Reset Type                            | 22    |
| Table 12. STOP Mode Recovery Sources and Resulting Action                   | 26    |
| Table 13. Reset Status Register (RSTSTAT)                                   | 27    |
| Table 14. Power Control Register 0 (PWRCTL0)                                | 31    |
| Table 15. Port Availability by Device and Package Type                      | 32    |
| Table 16. Port Alternate Function Mapping (Non 8-Pin Parts)                 | 36    |
| Table 17. Port Alternate Function Mapping (8-Pin Parts)                     | 39    |
| Table 18. GPIO Port Registers and Sub-Registers                             | 40    |
| Table 19. Port A–C GPIO Address Registers (PxADDR)                          | 41    |
| Table 20. Port A–C Control Registers (PxCTL)                                | 42    |
| Table 21. Port A–C Data Direction Sub-Registers (PxDD)                      | 42    |
| Table 22. Port A–C Alternate Function Sub-Registers (PxAF)                  | 43    |
| Table 23. Port A–C Output Control Sub-Registers (PxOC)                      | 43    |
| Table 24. Port A–C High Drive Enable Sub-Registers (PxHDE)                  | 44    |
| Table 25. Port A–C STOP Mode Recovery Source Enable Sub-Registers (Px-SMRE) |       |
| Table 26. Port A–C Pull-Up Enable Sub-Registers (PxPUE)                     | 45    |
| Table 27. Port A–C Alternate Function Set 1 Sub-Registers (PxAFS1)          | 45    |



| Table 28. Port A–C Alternate Function Set 2 Sub-Registers (PxAFS2) 4 | 46 |
|----------------------------------------------------------------------|----|
| Table 29. Port A–C Input Data Registers (PxIN)                       | 46 |
| Table 30. Port A–C Output Data Register (PxOUT)                      | 47 |
| Table 31. LED Drive Enable (LEDEN)                                   | 47 |
| Table 32. LED Drive Level High Register (LEDLVLH)                    | 48 |
| Table 33. LED Drive Level Low Register (LEDLVLL)                     | 48 |
| Table 34. Trap and Interrupt Vectors in Order of Priority            | 50 |
| Table 35. Interrupt Request 0 Register (IRQ0)                        | 54 |
| Table 36. Interrupt Request 1 Register (IRQ1)                        | 55 |
| Table 37. Interrupt Request 2 Register (IRQ2)                        | 55 |
| Table 38. IRQ0 Enable and Priority Encoding                          | 56 |
| Table 39. IRQ0 Enable High Bit Register (IRQ0ENH)                    | 56 |
| Table 40. IRQ0 Enable Low Bit Register (IRQ0ENL)                     | 56 |
| Table 41. IRQ1 Enable and Priority Encoding                          | 57 |
| Table 42. IRQ1 Enable High Bit Register (IRQ1ENH)                    | 57 |
| Table 43. IRQ1 Enable Low Bit Register (IRQ1ENL)                     | 58 |
| Table 44. IRQ2 Enable and Priority Encoding                          | 58 |
| Table 45. IRQ2 Enable High Bit Register (IRQ2ENH)                    | 58 |
| Table 46. IRQ2 Enable Low Bit Register (IRQ2ENL)                     | 59 |
| Table 47. Interrupt Edge Select Register (IRQES)                     | 59 |
| Table 48. Shared Interrupt Select Register (IRQSS)                   | 60 |
| Table 49. Interrupt Control Register (IRQCTL)                        | 60 |
| Table 50. Timer 0–1 High Byte Register (TxH)                         | 75 |
| Table 51. Timer 0–1 Low Byte Register (TxL)                          | 75 |
| Table 52. Timer 0–1 Reload High Byte Register (TxRH)                 | 76 |
| Table 53. Timer 0–1 Reload Low Byte Register (TxRL)                  | 76 |
| Table 54. Timer 0–1 PWM High Byte Register (TxPWMH)                  | 76 |
| Table 55. Timer 0–1 Control Register 0 (TxCTL0)                      | 77 |
| Table 56. Timer 0–1 PWM Low Byte Register (TxPWML)                   | 77 |
| Table 57. Timer 0–1 Control Register 1 (TxCTL1)                      | 78 |



| Table 58. Watch-Dog Timer Approximate Time-Out Delays       | 83  |
|-------------------------------------------------------------|-----|
| Table 59. Watch-Dog Timer Control Register (WDTCTL)         | 85  |
| Table 60. Watch-Dog Timer Reload Upper Byte Register (WDTU) | 86  |
| Table 61. Watch-Dog Timer Reload High Byte Register (WDTH)  | 86  |
| Table 62. Watch-Dog Timer Reload Low Byte Register (WDTL)   | 86  |
| Table 63. UART Transmit Data Register (U0TXD)               | 98  |
| Table 64. UART Receive Data Register (U0RXD)                | 99  |
| Table 65. UART Status 0 Register (U0STAT0)                  | 99  |
| Table 66. UART Status 1 Register (U0STAT1)                  | 100 |
| Table 67. UART Control 0 Register (U0CTL0)                  | 101 |
| Table 68. UART Control 1 Register (U0CTL1)                  | 102 |
| Table 69. UART Address Compare Register (U0ADDR)            | 104 |
| Table 70. UART Baud Rate High Byte Register (U0BRH)         | 104 |
| Table 71. UART Baud Rate Low Byte Register (U0BRL)          | 104 |
| Table 72. UART Baud Rates                                   | 105 |
| Table 73. ADC Control Register 0 (ADCCTL0)                  | 115 |
| Table 74. ADC Control/Status Register 1 (ADCCTL1)           | 117 |
| Table 75. ADC Data High Byte Register (ADCD_H)              | 117 |
| Table 76. ADC Data Low Bits Register (ADCD_L)               | 118 |
| Table 77. Comparator Control Register (CMP0)                | 120 |
| Table 78. Z8 Encore!® 4K Series Flash Memory Configurations | 121 |
| Table 79. Flash Code Protection Using the Flash Option Bits |     |
| Table 80. Flash Control Register (FCTL)                     | 129 |
| Table 81. Flash Status Register (FSTAT)                     | 129 |
| Table 82. Flash Page Select Register (FPS)                  | 130 |
| Table 83. Flash Sector Protect Register (FPROT)             | 131 |
| Table 84. Flash Frequency High Byte Register (FFREQH)       | 132 |
| Table 85. Flash Frequency Low Byte Register (FFREQL)        | 132 |
| Table 86. Trim Bit Address Register (TRMADR)                | 135 |
| Table 87. Trim Bit Data Register (TRMDR)                    | 135 |



| Table 88. Flash Option Bits at Program Memory Address 0000H 136                       |
|---------------------------------------------------------------------------------------|
| Table 89. Flash Options Bits at Program Memory Address 0001H 137                      |
| Table 90. Trim Option Bits at 0002H (TIPO)                                            |
| Table 91. ADC Calibration Bits at 0060H-007DH                                         |
| Table 92. ADC Calibration Data Location                                               |
| Table 93. OCD Baud-Rate Limits                                                        |
| Table 94. OCD Control Register (OCDCTL)                                               |
| Table 95. OCD Status Register (OCDSTAT)                                               |
| Table 96. Oscillator Configuration and Selection                                      |
| Table 97. Oscillator Control Register (OSCCTL)                                        |
| Table 98. Assembly Language Syntax Example 1                                          |
| Table 99. Assembly Language Syntax Example 2 157                                      |
| Table 100. Notational Shorthand                                                       |
| Table 101. Additional Symbols                                                         |
| Table 102. Arithmetic Instructions                                                    |
| Table 103. Bit Manipulation Instructions                                              |
| Table 104. Block Transfer Instructions                                                |
| Table 105. CPU Control Instructions                                                   |
| Table 106. Logical Instructions                                                       |
| Table 107. Load Instructions                                                          |
| Table 108. Program Control Instructions                                               |
| Table 109. Rotate and Shift Instructions                                              |
| Table 110. eZ8 CPU Instruction Summary                                                |
| Table 111. Opcode Map Abbreviations                                                   |
| Table 112. Absolute Maximum Ratings                                                   |
| Table 113. DC Characteristics                                                         |
| Table 114. AC Characteristics                                                         |
| Table 115. Power-On Reset and Voltage Brown-Out Electrical Characteristics and Timing |
| Table 116. Flash Memory Electrical Characteristics and Timing 181                     |
| Table 117. Watch-Dog Timer Electrical Characteristics and Timing 182                  |



| Table 118. Analog-to-Digital Converter Electrical Characteristics and Timing. | 182 |
|-------------------------------------------------------------------------------|-----|
| Table 119. Comparator Electrical Characteristics                              | 183 |
| Table 120. GPIO Port Input Timing                                             | 184 |
| Table 121. GPIO Port Output Timing                                            | 185 |
| Table 122. On-Chip Debugger Timing                                            | 186 |
| Table 123. UART Timing With CTS                                               | 187 |
| Table 124_UART Timing Without CTS                                             | 188 |

## **Overview**

The Z8 Encore!<sup>®</sup> MCU family of products are the first in a line of ZiLOG<sup>®</sup> microcontroller products based upon the 8-bit eZ8 CPU. The Z8 Encore! 4K Series products expand upon ZiLOG's extensive line of 8-bit microcontrollers. The Flash in-circuit programming capability allows for faster development time and program changes in the field. The new eZ8 CPU is upward compatible with existing Z8<sup>®</sup> instructions. The rich peripheral set of the Z8 Encore! 4K Series makes it suitable for a variety of applications including motor control, security systems, home appliances, personal electronic devices, and sensors.

#### **Features**

- 5MHz eZ8 CPU
- 1KB, 2KB or 4KB Flash memory with in-circuit programming capability
- 256B, 512B or 1KB register RAM
- 6 to 24 I/O pins depending upon package
- Internal Precision Oscillator
- Full-duplex UART
- Infrared Data Association (IrDA)-compliant infrared encoder/decoders, integrated with UART
- Two enhanced 16-bit timers with capture, compare, and PWM capability
- Watch-Dog Timer (WDT) with dedicated internal RC oscillator
- On-Chip Debugger
- Optional 8-channel, 10-bit Analog-to-Digital Converter (ADC)
- On-Chip analog comparator
- Up to 20 vectored interrupts
- Direct LED drive with programmable drive strengths
- Voltage Brown-out Protection (VBO)
- Power-On Reset (POR)
- 2.7 to 3.6V operating voltage
- Up to thirteen 5V-tolerant input pins
- 8-, 20- and 28-pin packages



•  $0^{\circ}$  to  $+70^{\circ}$ C and  $-40^{\circ}$  to  $+105^{\circ}$ C for operating temperature ranges

### **Part Selection Guide**

Table 1 identifies the basic features and package styles available for each device within the Z8 Encore! 4K Series product line.

Table 1. Z8 Encore! 4K Series Family Part Selection Guide

| Part<br>Number | Flash<br>(KB) | RAM<br>(B) | I/O  | ADC<br>Inputs | Packages            |
|----------------|---------------|------------|------|---------------|---------------------|
| Z8F0423        | 4             | 1024       | 6–22 | 4–8           | 8-, 20- and 28-pins |
| Z8F0413        | 4             | 1024       | 6–24 | 0             | 8-, 20- and 28-pins |
| Z8F0223        | 2             | 512        | 6–22 | 4–8           | 8-, 20- and 28-pins |
| Z8F0213        | 2             | 512        | 6–24 | 0             | 8-, 20- and 28-pins |
| Z8F0123        | 1             | 256        | 6–22 | 4–8           | 8-, 20- and 28-pins |
| Z8F0113        | 1             | 256        | 6–24 | 0             | 8-, 20- and 28-pins |

## **Block Diagram**

Figure 1 illustrates the block diagram of the architecture of the Z8 Encore! 4K Series devices.



Figure 1. Z8 Encore! 4K Series Block Diagram

### **CPU and Peripheral Overview**

#### eZ8 CPU Features

The eZ8 CPU, ZiLOG<sup>®</sup>'s latest 8-bit Central Processing Unit (CPU), meets the continuing demand for faster and more code-efficient microcontrollers. The eZ8 CPU executes a superset of the original Z8<sup>®</sup> instruction set. The eZ8 CPU features include:

- Direct register-to-register architecture allows each register to function as an accumulator, improving execution time and decreasing the required program memory
- Software stack allows much greater depth in subroutine calls and interrupts than hardware stacks
- Compatible with existing Z8<sup>®</sup> code
- Expanded internal Register File allows access of up to 4KB
- New instructions improve execution efficiency for code developed using higher-level programming languages, including C
- Pipelined instruction fetch and execution
- New instructions for improved performance including BIT, BSWAP, BTJ, CPC, LDC, LDCI, LEA, MULT, and SRL
- New instructions support 12-bit linear addressing of the Register File
- Up to 10 MIPS operation
- C-Compiler friendly
- 2 to 9 clock cycles per instruction

For more information regarding the eZ8 CPU, refer to the eZ8 CPU User Manual available for download at <a href="https://www.zilog.com">www.zilog.com</a>.

#### **General Purpose I/O**

The Z8 Encore! 4K Series features 6 to 25 port pins (Ports A–D) for general purpose I/O (GPIO). The number of GPIO pins available is a function of package. Each pin is individually programmable.

#### Flash Controller

The Flash Controller programs and erases Flash memory. The Flash Controller supports protection against accidental program and erasure.

#### Internal Precision Oscillator

The Internal Precision Oscillator (IPO) is a trimmable clock source that requires no external components.

#### 10-Bit Analog-to-Digital Converter

The optional Analog-to-Digital Converter (ADC) converts an analog input signal to a 10-bit binary number. The ADC accepts inputs from 8 different analog input pins in both single-ended and differential modes.

#### **Analog Comparator**

The analog comparator compares the signal at an input pin with either an internal programmable voltage reference or a second input pin. The comparator output can be used to drive either an output pin or to generate an interrupt.

#### **UART**

The UART is full-duplex and capable of handling asynchronous data transfers. The UART supports 8- and 9-bit data modes and selectable parity. The UART also supports multi-drop address processing in hardware.

#### **Timers**

Two enhanced 16-bit reloadable timers can be used for timing/counting events or for motor control operations. These timers provide a 16-bit programmable reload counter and operate in One-Shot, Continuous, Gated, Capture, Capture Restart, Compare, Capture and Compare, PWM Single Output and PWM Dual Output modes.

### **Interrupt Controller**

The Z8 Encore! 4K Series products support up to 20 interrupts. These interrupts consist of 8 internal peripheral interrupts and 12 general-purpose I/O pin interrupt sources. The interrupts have 3 levels of programmable interrupt priority.

#### **Reset Controller**

The Z8 Encore! 4K Series products can be reset using the RESET pin, power-on reset, Watch-Dog Timer (WDT) time-out, STOP mode exit, or Voltage Brown-Out (VBO) warning signal. The RESET pin is bi-directional, meaning it functions as reset source as well as a reset indicator.

### **On-Chip Debugger**

The Z8 Encore!® 4K Series products feature an integrated On-Chip Debugger (OCD). The OCD provides a rich set of debugging capabilities, such as reading and writing registers, programming Flash memory, setting breakpoints and executing code. A single-pin interface provides communication to the OCD.

## Pin Description

#### **Overview**

The Z8 Encore!<sup>®</sup> 4K Series products are available in a variety of packages styles and pin configurations. This chapter describes the signals and available pin configurations for each of the package styles. For information regarding the physical package specifications, refer to the chapter "Packaging" on page 189.

### **Available Packages**

Table 2 identifies the package styles that are available for each device in the Z8 Encore!® 4K Series product line.

8-pin 8-pin 20-pin 20-pin 20-pin 28-pin 28-pin 28-pin **Part Number ADC PDIP** SOIC **PDIP** SOIC **SSOP PDIP** SOIC **SSOP** Χ Χ Z8F0423 Yes Χ Χ Χ Χ Χ Χ Z8F0413 Χ Χ Χ Χ Χ Χ Χ No Χ Z8F0223 Yes Χ Χ Χ Χ Χ Χ Χ Χ Z8F0213 No Χ Χ Χ Χ Χ Χ Χ Χ Z8F0123 Yes Χ Χ Χ Χ Χ Χ Χ Χ Z8F0113 Χ Χ Χ Χ Χ Χ Χ Χ No

Table 2. Z8 Encore!® 4K Series Package Options

### **Pin Configurations**

Figures 2 through Figure 4 illustrate the pin configurations for all of the packages available in the Z8 Encore!  $^{\circledR}$  4K Series. Refer to Table 3 for a description of the signals. The analog input alternate functions (ANAx) are not available on the Z8F0x13 devices. The analog supply pins (AV<sub>DD</sub> and AV<sub>SS</sub>) are also not available on these parts, and are replaced by PB6 and PB7.

At reset, all Port A, B and C pins default to an input state. In addition, any alternate functionality is not enabled, so the pins function as general purpose input ports until programmed otherwise.

The pin configurations listed are preliminary and subject to change based on manufacturing limitations.





Figure 2.Z8F04x3, F02x3 and Z8F01x3 in 8-Pin SOIC or PDIP Package\*



Figure 3.Z8F04x3, F02x3 and Z8F01x3 in 20-Pin SOIC, SSOP or PDIP Package\*



Figure 4.Z8F04x3, F02x3 and Z8F01x3 in 28-Pin SOIC, SSOP or PDIP Package\*

Note: \* Analog input alternate functions (ANA) are not available on the Z8F0x13 devices



## **Signal Descriptions**

Table 3 describes the Z8 Encore!® 4K Series signals. Refer to the section "Pin Configurations" on page 7 to determine the signals available for the specific package styles.

**Table 3. Signal Descriptions** 

| Signal Mnemonic                                  | I/O     | Description                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General-Purpose I/O                              | Ports A | –D                                                                                                                                                                                                                                                                                                      |
| PA[7:0]                                          | I/O     | Port A. These pins are used for general-purpose I/O.                                                                                                                                                                                                                                                    |
| PB[7:0]                                          | I/O     | Port B. These pins are used for general-purpose I/O. PB6 and PB7 are available only in those devices without an ADC.                                                                                                                                                                                    |
| PC[7:0]                                          | I/O     | Port C. These pins are used for general-purpose I/O.                                                                                                                                                                                                                                                    |
| <b>Note:</b> PB6 and PB7 at they are replaced by | •       | available in 28-pin packages without ADC. In 28-pin packages with ADC, and ${\rm AV}_{\rm SS}$ .                                                                                                                                                                                                        |
| <b>UART Controllers</b>                          |         |                                                                                                                                                                                                                                                                                                         |
| TXD0                                             | 0       | Transmit Data. This signal is the transmit output from the UART and IrDA.                                                                                                                                                                                                                               |
| RXD0                                             | I       | Receive Data. This signal is the receive input for the UART and IrDA.                                                                                                                                                                                                                                   |
| CTS0                                             | i       | Clear To Send. This signal is the flow control input for the UART.                                                                                                                                                                                                                                      |
| DE                                               | 0       | Driver Enable. This signal allows automatic control of external RS-485 drivers. This signal is approximately the inverse of the TXE (Transmit Empty) bit in the UART Status 0 register. The DE signal may be used to ensure the external RS-485 driver is enabled when data is transmitted by the UART. |
| Timers                                           |         |                                                                                                                                                                                                                                                                                                         |
| T0OUT/T1OUT                                      | 0       | Timer Output 0–1. These signals are output from the timers.                                                                                                                                                                                                                                             |
| T0OUT/T1OUT                                      | 0       | Timer Complement Output 0–1. These signals are output from the timers in PWM Dual Output mode.                                                                                                                                                                                                          |
| T0IN/T1IN                                        | 1       | Timer Input 0–1. These signals are used as the <u>capture</u> , gating and counter inputs. The TOIN signal is multiplexed TOOUT signals.                                                                                                                                                                |
| Comparator                                       |         |                                                                                                                                                                                                                                                                                                         |
| CINP/CINN                                        | I       | Comparator Inputs. These signals are the positive and negative inputs to the comparator.                                                                                                                                                                                                                |
| COUT                                             | 0       | Comparator Output. This is the output of the comparator.                                                                                                                                                                                                                                                |

**Table 3. Signal Descriptions (Continued)** 

| Signal Mnemonic     | I/O | Description                                                                                                                                                                                                                         |
|---------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog              |     |                                                                                                                                                                                                                                     |
| ANA[7:0]            | I   | Analog Port. These signals are used as inputs to the analog-to-digital converter (ADC). The ANA0, ANA1 and ANA2 pins can also access the inputs and output of the integrated transimpedance amplifier.                              |
| VREF                | I/O | Analog-to-digital converter reference voltage input.                                                                                                                                                                                |
| Clock Input         |     |                                                                                                                                                                                                                                     |
| CLKIN               | I   | Clock Input Signal. This pin may be used to input a TTL-level signal to be used as the system clock.                                                                                                                                |
| LED Drivers         |     |                                                                                                                                                                                                                                     |
| LED                 | 0   | Direct LED drive capability. All port C pins have the capability to drive an LED without any other external components. These pins have programmable drive strengths set by the GPIO block.                                         |
| On-Chip Debugger    |     |                                                                                                                                                                                                                                     |
| DBG Caution:        | I/O | Debug. This signal is the control and data input and output to and from the On-Chip Debugger.  The DBG pin is open-drain and requires an external pull-up resistor to ensure proper operation.                                      |
| Reset               |     |                                                                                                                                                                                                                                     |
| RESET               | I/O | RESET. Generates a Reset when asserted (driven Low). Also serves as a reset indicator; the Z8 Encore! $XP^{\text{TM}}$ forces this pin low when in reset. This pin is open-drain and features an enabled internal pull-up resistor. |
| <b>Power Supply</b> |     |                                                                                                                                                                                                                                     |
| $V_{DD}$            | I   | Digital Power Supply.                                                                                                                                                                                                               |
| $AV_{DD}$           | I   | Analog Power Supply.                                                                                                                                                                                                                |
| V <sub>SS</sub>     | I   | Digital Ground.                                                                                                                                                                                                                     |
| AV <sub>SS</sub>    | I   | Analog Ground.                                                                                                                                                                                                                      |

### **Pin Characteristics**

PB6 and PB7 on 28-pin packages without ADC.

Table 4 provides detailed information about the characteristics for each pin available on the Z8 Encore!<sup>®</sup> 4K Series 20- and 28-pin devices. Data in Table 4 is sorted alphabetically by the pin symbol mnemonic.

ZILOG

Table 5 provides detailed information about the characteristics for each pin available on the Z8 Encore! 4K Series 8-pin devices,

Note:

All six I/O pins on the 8-pin packages are 5V-tolerant (unless the pull-up devices are enabled). The column in Table 4 below describes 5V-tolerance for the 20 and 28-pin packages only.

Table 4. Pin Characteristics (20- and 28-pin Devices)

| Symbol<br>Mnemonic | Direction | Reset<br>Direction            | Active Low<br>or<br>Active High | Tristate<br>Output | Internal Pull-<br>up<br>or Pull-down | Schmitt<br>Trigger<br>Input | Open Drain<br>Output   | 5V<br>Tolerance |
|--------------------|-----------|-------------------------------|---------------------------------|--------------------|--------------------------------------|-----------------------------|------------------------|-----------------|
| AVDD               | N/A       | N/A                           | N/A                             | N/A                | N/A                                  | N/A                         | N/A                    | N/A             |
| AVSS               | N/A       | N/A                           | N/A                             | N/A                | N/A                                  | N/A                         | N/A                    | NA              |
| DBG                | I/O       | I                             | N/A                             | Yes                | No                                   | Yes                         | Yes                    | Yes             |
| PA[7:0]            | I/O       | I                             | N/A                             | Yes                | Programmable Pull-up                 | Yes                         | Yes,<br>Programmable   | PA[7:2]<br>only |
| PB[7:0]            | I/O       | I                             | N/A                             | Yes                | Programmable<br>Pull-up              | Yes                         | Yes,<br>Programmable   | PB[7:6]<br>only |
| PC[7:0]            | I/O       | I                             | N/A                             | Yes                | Programmable<br>Pull-up              | Yes                         | Yes,<br>Programmable   | PC[7:3]<br>only |
| RESET              | I/O       | I/O<br>(defaults to<br>RESET) | Low (in<br>Reset mode)          | Yes (PD0<br>only)  | Always on for<br>RESET               | Yes                         | Always on for<br>RESET | Yes             |
| VDD                | N/A       | N/A                           | N/A                             | N/A                |                                      |                             | N/A                    | N/A             |
| VSS                | N/A       | N/A                           | N/A                             | N/A                |                                      |                             | N/A                    | N/A             |

**Note:** PB6 and PB7 are available only in those devices without ADC.

### Table 5. Pin Characteristics (8-Pin Devices)

| -                                     |                                       |                                                                            |                                 |                    |                                                    |                             |                                                 |                                       |
|---------------------------------------|---------------------------------------|----------------------------------------------------------------------------|---------------------------------|--------------------|----------------------------------------------------|-----------------------------|-------------------------------------------------|---------------------------------------|
| Symbol<br>Mnemonic                    | Direction                             | Reset<br>Direction                                                         | Active Low<br>or<br>Active High | Tristate<br>Output | Internal Pull-<br>up<br>or Pull-down               | Schmitt<br>Trigger<br>Input | Open Drain<br>Output                            | 5V<br>Tolerance                       |
| PA0/DBG                               | I/O                                   | I (but can<br>change<br>during<br>reset if<br>key<br>sequence<br>detected) | N/A                             | Yes                | Programmable<br>Pull-up                            | Yes                         | Yes,<br>Programmable                            | Yes,<br>unless<br>pull-ups<br>enabled |
| PA1                                   | I/O                                   | I                                                                          | N/A                             | Yes                | Programmable<br>Pull-up                            | Yes                         | Yes,<br>Programmable                            | Yes,<br>unless<br>pull-ups<br>enabled |
| RESET/<br>PA2                         | I/O                                   | I/O<br>(defaults<br>to<br>RESET)                                           | N/A                             | Yes                | Programmable<br>for PA2;<br>always on for<br>RESET | Yes                         | programmable<br>for PA2; always<br>on for RESET | Yes,<br>unless<br>pull-ups<br>enabled |
| PA[5:3]                               | I/O                                   | I                                                                          | N/A                             | Yes                | Programmable<br>Pull-up                            | Yes                         | Yes,<br>Programmable                            | Yes,<br>unless<br>pull-ups<br>enabled |
| VDD                                   | N/A                                   | N/A                                                                        | N/A                             | N/A                | N/A                                                | N/A                         | N/A                                             | N/A                                   |
| VSS                                   | N/A                                   | N/A                                                                        | N/A                             | N/A                | N/A                                                | N/A                         | N/A                                             | N/A                                   |
| · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | ·                                                                          | ·                               | ·                  | · · · · · · · · · · · · · · · · · · ·              | ·                           | ·                                               | ·                                     |

## Address Space

#### Overview

The eZ8 CPU can access three distinct address spaces:

- The Register File contains addresses for the general-purpose registers and the eZ8 CPU, peripheral, and general-purpose I/O port control registers.
- The Program Memory contains addresses for all memory locations having executable code and/or data.
- The Data Memory contains addresses for all memory locations that contain data only.

These three address spaces are covered briefly in the following subsections. For more detailed information regarding the eZ8 CPU and its address space, refer to the eZ8 CPU User Manual available for download at <a href="https://www.zilog.com">www.zilog.com</a>.

### **Register File**

The Register File address space in the Z8 Encore!<sup>®</sup> MCU is 4KB (4096 bytes). The Register File is composed of two sections: control registers and general-purpose registers. When instructions are executed, registers defined as sources are read, and registers defined as destinations are written. The architecture of the eZ8 CPU allows all general-purpose registers to function as accumulators, address pointers, index registers, stack areas, or scratch pad memory.

The upper 256 bytes of the 4KB Register File address space are reserved for control of the eZ8 CPU, the on-chip peripherals, and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256B control register section are reserved (unavailable). Reading from a reserved Register File address returns an undefined value. Writing to reserved Register File addresses is not recommended and can produce unpredictable results.

The on-chip RAM always begins at address <code>000H</code> in the Register File address space. The Z8 Encore! <sup>®</sup> 4K Series devices contain 256B-1KB of on-chip RAM. Reading from Register File addresses outside the available RAM addresses (and not within the control register address space) returns an undefined value. Writing to these Register File addresses produces no effect.

### **Program Memory**

The eZ8 CPU supports 64KB of Program Memory address space. The Z8 Encore!<sup>®</sup> 4K Series devices contain 1KB to 4KB of on-chip Flash memory in the Program Memory address space. Reading from Program Memory addresses outside the available Flash memory addresses returns FFH. Writing to these unimplemented Program Memory addresses produces no effect. Table 6 describes the Program Memory Maps for the Z8 Encore!<sup>®</sup> 4K Series products.

Table 6. Z8 Encore! 4K Series Series Program Memory Maps

| Program Memory Address (Hex) | Function                 |
|------------------------------|--------------------------|
| Z8F0423 and Z8F0413 Products |                          |
| 0000-0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038-003D                    | Oscillator Fail Traps*   |
| 003E-0FFF                    | Program Memory           |
| Z8F0223 and Z8F0213 Products |                          |
| 0000-0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038-003D                    | Oscillator Fail Traps*   |
| 003E-07FF                    | Program Memory           |
| Z8F0123 and Z8F0113 Products |                          |
| 0000-0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
|                              |                          |

<sup>\*</sup> See Table 33 on page 50 for a list of the interrupt vectors and traps.

Table 6. Z8 Encore! 4K Series Series Program Memory Maps (Continued)

| Program Memory Address (Hex)                                                    | Function               |  |  |
|---------------------------------------------------------------------------------|------------------------|--|--|
| 0038-003D                                                                       | Oscillator Fail Traps* |  |  |
| 003E-03FF                                                                       | Program Memory         |  |  |
| * See <b>Table 33 on page 50</b> for a list of the interrupt vectors and traps. |                        |  |  |

### **Data Memory**

The Z8 Encore!® 4K Series does not use the eZ8 CPU's 64KB Data Memory address space.

#### **Flash Information Area**

Table 7 describes the Z8 Encore!<sup>®</sup> 4K Series Flash Information Area. This 128B Information Area is accessed by setting bit 7 of the Flash Page Select Register to 1. When access is enabled, the Flash Information Area is mapped into the Program Memory and overlays the 128 bytes at addresses FE00H to FF7FH. When the Information Area access is enabled, all reads from these Program Memory addresses return the Information Area data rather than the Program Memory data. Access to the Flash Information Area is read-only.

Table 7. Z8 Encore!® 4K Series Flash Memory Information Area Map

| Program Memory Address (Hex) | Function                                                                                 |
|------------------------------|------------------------------------------------------------------------------------------|
| FE00-FE3F                    | ZiLOG Option Bits                                                                        |
| FE40-FE53                    | Part Number<br>20-character ASCII alphanumeric code<br>Left justified and filled with FH |
| FE54–FE5F                    | Reserved                                                                                 |
| FE60-FE7F                    | ZiLOG Calibration Data                                                                   |
| FE80-FFFF                    | Reserved                                                                                 |

## Register Map

Table 8 provides the address map for the Register File of the Z8 Encore!<sup>®</sup> 4K Series Series devices. Not all devices and package styles in the Z8 Encore!<sup>®</sup> 4K Series support the ADC, or all of the GPIO Ports. Consider registers for unimplemented peripherals as Reserved.

Table 8. Register File Address Map

| Address (Hex)         | Register Description              | Mnemonic | Reset (Hex) | Page # |
|-----------------------|-----------------------------------|----------|-------------|--------|
| <b>General Purpos</b> | e RAM                             |          |             |        |
| Z8F0423/Z8F04         | 13 Devices                        |          |             |        |
| 000–3FF               | General-Purpose Register File RAM | _        | XX          |        |
| 400-EFF               | Reserved                          | _        | XX          |        |
| Z8F0423/Z8F04         | 13 Devices                        |          |             |        |
| 000–1FF               | General-Purpose Register File RAM | _        | XX          |        |
| 200-EFF               | Reserved                          | _        | XX          |        |
| Z8F0123/Z8F01         | 13 Devices                        |          |             |        |
| 000–0FF               | General-Purpose Register File RAM | _        | XX          |        |
| 100-EFF               | Reserved                          | _        | XX          |        |
| Timer 0               |                                   |          |             |        |
| F00                   | Timer 0 High Byte                 | T0H      | 00          | 75     |
| F01                   | Timer 0 Low Byte                  | T0L      | 01          | 75     |
| F02                   | Timer 0 Reload High Byte          | T0RH     | FF          | 76     |
| F03                   | Timer 0 Reload Low Byte           | T0RL     | FF          | 76     |
| F04                   | Timer 0 PWM High Byte             | T0PWMH   | 00          | 76     |
| F05                   | Timer 0 PWM Low Byte              | T0PWML   | 00          | 77     |
| F06                   | Timer 0 Control 0                 | T0CTL0   | 00          | 77     |
| F07                   | Timer 0 Control 1                 | T0CTL1   | 00          | 78     |
| Timer 1               |                                   |          |             |        |
| F08                   | Timer 1 High Byte                 | T1H      | 00          | 75     |
| F09                   | Timer 1 Low Byte                  | T1L      | 01          | 75     |
| F0A                   | Timer 1 Reload High Byte          | T1RH     | FF          | 76     |
| F0B                   | Timer 1 Reload Low Byte           | T1RL     | FF          | 76     |
| F0C                   | Timer 1 PWM High Byte             | T1PWMH   | 00          | 76     |
| F0D                   | Timer 1 PWM Low Byte              | T1PWML   | 00          | 77     |
| XX=Undefined          |                                   |          |             |        |

Table 8. Register File Address Map (Continued)

| Address (Hex)   | Register Description      | Mnemonic     | Reset (Hex) | Page # |
|-----------------|---------------------------|--------------|-------------|--------|
| F0E             | Timer 1 Control 0         | T1CTL0       | 00          | 77     |
| F0F             | Timer 1 Control 1         | T1CTL1       | 00          | 75     |
| F10-F3F         | Reserved                  | _            | XX          |        |
| UART0           |                           |              |             |        |
| F40             | UART0 Transmit Data       | U0TXD        | XX          | 98     |
|                 | UART0 Receive Data        | U0RXD        | XX          | 99     |
| F41             | UART0 Status 0            | U0STAT0      | 0000011Xb   | 99     |
| F42             | UART0 Control 0           | U0CTL0       | 00          | 101    |
| F43             | UART0 Control 1           | U0CTL1       | 00          | 101    |
| F44             | UART0 Status 1            | U0STAT1      | 00          | 100    |
| F45             | UART0 Address Compare     | U0ADDR       | 00          | 103    |
| F46             | UART0 Baud Rate High Byte | U0BRH        | FF          | 104    |
| F47             | UART0 Baud Rate Low Byte  | U0BRL        | FF          | 104    |
| F48–F6F         | Reserved                  | _            | XX          |        |
| Analog-to-Digit | al Converter (ADC)        |              |             |        |
| F70             | ADC Control 0             | ADCCTL0      | 00          | 115    |
| F71             | ADC Control 1             | ADCCTL1      | 80          | 115    |
| F72             | ADC Data High Byte        | ADCD_H       | XX          | 117    |
| F73             | ADC Data Low Bits         | ADCD_L       | XX          | 117    |
| F74–F7F         | Reserved                  | _            | XX          |        |
| Low Power Con   | ntrol                     |              |             |        |
| F80             | Power Control 0           | PWRCTL0      | 80          | 31     |
| F81             | Reserved                  | <del>_</del> | XX          |        |
| LED Controller  | •                         |              |             |        |
| F82             | LED Drive Enable          | LEDEN        | 00          | 47     |
| F83             | LED Drive Level High Byte | LEDLVLH      | 00          | 48     |
| F84             | LED Drive Level Low Byte  | LEDLVLL      | 00          | 48     |
| F85             | Reserved                  | _            | XX          |        |
| Oscillator Cont | rol                       |              |             |        |
| F86             | Oscillator Control        | OSCCTL       | A0          | 154    |
| F87–F8F         | Reserved                  | _            | XX          |        |
| Comparator 0    |                           |              |             |        |
| Ε00             | Comparator 0 Control      | CMP0         | 14          | 120    |
| F90             |                           |              |             |        |

Table 8. Register File Address Map (Continued)

| Address (Hex)        | Register Description              | Mnemonic | Reset (Hex) | Page # |  |  |  |
|----------------------|-----------------------------------|----------|-------------|--------|--|--|--|
| Interrupt Controller |                                   |          |             |        |  |  |  |
| FC0                  | Interrupt Request 0               | IRQ0     | 00          | 54     |  |  |  |
| FC1                  | IRQ0 Enable High Bit              | IRQ0ENH  | 00          | 56     |  |  |  |
| FC2                  | IRQ0 Enable Low Bit               | IRQ0ENL  | 00          | 56     |  |  |  |
| FC3                  | Interrupt Request 1               | IRQ1     | 00          | 55     |  |  |  |
| FC4                  | IRQ1 Enable High Bit              | IRQ1ENH  | 00          | 57     |  |  |  |
| FC5                  | IRQ1 Enable Low Bit               | IRQ1ENL  | 00          | 58     |  |  |  |
| FC6                  | Interrupt Request 2               | IRQ2     | 00          | 55     |  |  |  |
| FC7                  | IRQ2 Enable High Bit              | IRQ2ENH  | 00          | 58     |  |  |  |
| FC8                  | IRQ2 Enable Low Bit               | IRQ2ENL  | 00          | 59     |  |  |  |
| FC9-FCC              | Reserved                          | _        | XX          |        |  |  |  |
| FCD                  | Interrupt Edge Select             | IRQES    | 00          | 60     |  |  |  |
| FCE                  | Shared Interrupt Select           | IRQSS    | 00          | 60     |  |  |  |
| FCF                  | Interrupt Control                 | IRQCTL   | 00          | 60     |  |  |  |
| GPIO Port A          |                                   |          |             |        |  |  |  |
| FD0                  | Port A Address                    | PAADDR   | 00          | 40     |  |  |  |
| FD1                  | Port A Control                    | PACTL    | 00          | 42     |  |  |  |
| FD2                  | Port A Input Data                 | PAIN     | XX          | 42     |  |  |  |
| FD3                  | Port A Output Data                | PAOUT    | 00          | 42     |  |  |  |
| GPIO Port B          |                                   |          |             |        |  |  |  |
| FD4                  | Port B Address                    | PBADDR   | 00          | 40     |  |  |  |
| FD5                  | Port B Control                    | PBCTL    | 00          | 42     |  |  |  |
| FD6                  | Port B Input Data                 | PBIN     | XX          | 42     |  |  |  |
| FD7                  | Port B Output Data                | PBOUT    | 00          | 42     |  |  |  |
| GPIO Port C          |                                   |          |             |        |  |  |  |
| FD8                  | Port C Address                    | PCADDR   | 00          | 40     |  |  |  |
| FD9                  | Port C Control                    | PCCTL    | 00          | 42     |  |  |  |
| FDA                  | Port C Input Data                 | PCIN     | XX          | 42     |  |  |  |
| FDB                  | Port C Output Data                | PCOUT    | 00          | 42     |  |  |  |
| FDC-FEF              | Reserved                          | _        | XX          |        |  |  |  |
| Watch-Dog Tim        | er (WDT)                          |          |             |        |  |  |  |
| FF0                  | Reset Status                      | RSTSTAT  | XX          | 85     |  |  |  |
|                      | Watch-Dog Timer Control           | WDTCTL   | XX          | 85     |  |  |  |
| FF1                  | Watch-Dog Timer Reload Upper Byte | WDTU     | FF          | 86     |  |  |  |
| XX=Undefined         |                                   |          |             |        |  |  |  |

Table 8. Register File Address Map (Continued)

| Address (Hex)   | <b>Register Description</b>           | Mnemonic | Reset (Hex) | Page #                             |
|-----------------|---------------------------------------|----------|-------------|------------------------------------|
| FF2             | Watch-Dog Timer Reload High Byte      | WDTH     | FF          | 86                                 |
| FF3             | Watch-Dog Timer Reload Low Byte       | WDTL     | FF          | 86                                 |
| FF4–FF5         | Reserved                              | _        | XX          |                                    |
| Trim Bit Contro | l                                     |          |             |                                    |
| FF6             | Trim Bit Address                      | TRMADR   | 00          | 135                                |
| FF7             | Trim Data                             | TRMDR    | XX          | 135                                |
| Flash Memory C  | Controller                            |          |             |                                    |
| FF8             | Flash Control                         | FCTL     | 00          | 129                                |
| FF8             | Flash Status                          | FSTAT    | 00          | 129                                |
| FF9             | Flash Page Select                     | FPS      | 00          | 130                                |
|                 | Flash Sector Protect                  | FPROT    | 00          | 131                                |
| FFA             | Flash Programming Frequency High Byte | FFREQH   | 00          | 132                                |
| FFB             | Flash Programming Frequency Low Byte  | FFREQL   | 00          | 132                                |
| eZ8 CPU         |                                       |          |             |                                    |
| FFC             | Flags                                 | _        | XX          | Refer to the  eZ8 CPU User  Manual |
| FFD             | Register Pointer                      | RP       | XX          |                                    |
| FFE             | Stack Pointer High Byte               | SPH      | XX          |                                    |
| FFF             | Stack Pointer Low Byte                | SPL      | XX          |                                    |
| XX=Undefined    |                                       |          |             |                                    |

# Reset and STOP Mode Recovery

### Overview

The Reset Controller within the Z8 Encore!® 4K Series controls Reset and STOP Mode Recovery operation and provides indication of low supply voltage conditions. In typical operation, the following events cause a Reset:

- Power-On Reset (POR)
- Voltage Brown-Out (VBO)
- Watch-Dog Timer time-out (when configured by the WDT RES Flash Option Bit to initiate a reset)
- External RESET pin assertion (when the alternate RESET function is enabled by the GPIO register)
- On-Chip Debugger initiated Reset (OCDCTL[0] set to 1)

When the device is in STOP mode, a STOP Mode Recovery is initiated by either of the following:

- Watch-Dog Timer time-out
- GPIO Port input pin transition on an enabled STOP Mode Recovery source

The VBO circuitry on the device performs the following function:

Generates the VBO reset when the supply voltage drops below a minimum safe level

# **Reset Types**

The Z8 Encore!® 4K Series provides several different types of Reset operation. STOP Mode Recovery is considered a form of Reset. Table 9 lists the types of Reset and their operating characteristics. The System Reset is longer if the external crystal oscillator is enabled by the Flash option bits, allowing additional time for oscillator start-up.

Table 9. Reset and STOP Mode Recovery Characteristics and Latency

|                                              | Reset Characteristics and Latency |            |                                           |  |
|----------------------------------------------|-----------------------------------|------------|-------------------------------------------|--|
| Reset Type                                   | Control Registers                 | eZ8<br>CPU | Reset Latency (Delay)                     |  |
| System Reset                                 | Reset (as applicable)             | Reset      | 66 Internal Precision Oscillator Cycles   |  |
| System Reset with Crystal Oscillator Enabled | Reset (as applicable)             | Reset      | 5000 Internal Precision Oscillator Cycles |  |

Table 9. Reset and STOP Mode Recovery Characteristics and Latency (Continued)

|                                                       | Reset Characteristics and Latency                |            |                                           |  |  |
|-------------------------------------------------------|--------------------------------------------------|------------|-------------------------------------------|--|--|
| Reset Type                                            | Control Registers                                | eZ8<br>CPU | Reset Latency (Delay)                     |  |  |
| STOP Mode Recovery                                    | Unaffected, except WDT_CTL and OSC_CTL registers | Reset      | 66 Internal Precision Oscillator Cycles   |  |  |
| STOP Mode Recovery with<br>Crystal Oscillator Enabled | •                                                | Reset      | 5000 Internal Precision Oscillator Cycles |  |  |

During a System Reset or STOP Mode Recovery, the Internal Precision Oscillator requires 4 µs to start up. Then the Z8 Encore!® 4K Series device is held in Reset for 66 cycles of the Internal Precision Oscillator. If the crystal oscillator is enabled in the Flash option bits, this reset period is increased to 5000 IPO cycles. When a reset occurs because of a low voltage condition or power on reset, this delay is measured from the time that the supply voltage first exceeds the POR level (discussed later in this chapter). If the external pin reset remains asserted at the end of the reset period, the device remains in reset until the pin is deasserted.

At the beginning of Reset, all GPIO pins are configured as inputs with pull-up resistor disabled.

During Reset, the eZ8 CPU and on-chip peripherals are idle; however, the on-chip crystal oscillator and Watch-Dog Timer oscillator continue to run.

Upon Reset, control registers within the Register File that have a defined Reset value are loaded with their reset values. Other control registers (including the Stack Pointer, Register Pointer, and Flags) and general-purpose RAM are undefined following Reset. The eZ8 CPU fetches the Reset vector at Program Memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address.

Because the control registers are re-initialized by a system reset, the system clock after reset is always the IPO. User software must reconfigure the oscillator control block, such that the correct system clock source is enabled and selected.

### **Reset Sources**

Table 10 lists the possible sources of a system reset.

Table 10. Reset Sources and Resulting Reset Type

| <b>Operating Mode</b> | Reset Source                                          | <b>Special Conditions</b>                                                                                        |
|-----------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| NORMAL or HALT modes  | Power-On Reset / Voltage Brown-<br>Out                | Reset delay begins after supply voltage exceeds POR level                                                        |
|                       | Watch-Dog Timer time-out when configured for Reset    | None                                                                                                             |
|                       | RESET pin assertion                                   | All reset pulses less than three system clocks in width are ignored.                                             |
|                       | On-Chip Debugger initiated Reset (OCDCTL[0] set to 1) | System Reset, except the On-Chip Debugger is unaffected by the reset                                             |
| STOP mode             | Power-On Reset / Voltage Brown-<br>Out                | Reset delay begins after supply voltage exceeds POR level                                                        |
|                       | RESET pin assertion                                   | All reset pulses less than the specified analog delay are ignored. See "Electrical Characteristics" on page 177. |
|                       | DBG pin driven Low                                    | None                                                                                                             |

### **Power-On Reset**

Each device in the Z8 Encore!  $^{\circledR}$  4K Series contains an internal Power-On Reset (POR) circuit. The POR circuit monitors the supply voltage and holds the device in the Reset state until the supply voltage reaches a safe operating level. After the supply voltage exceeds the POR voltage threshold ( $V_{POR}$ ), the device is held in the Reset state until the POR Counter has timed out. If the crystal oscillator is enabled by the option bits, this timeout is longer.

After the Z8 Encore!® 4K Series device exits the Power-On Reset state, the eZ8 CPU fetches the Reset vector. Following Power-On Reset, the POR status bit in the Watch-Dog Timer Control (WDTCTL) register is set to 1.

Figure 5 illustrates Power-On Reset operation. Refer to the "Electrical Characteristics" on page 177 for the POR threshold voltage  $(V_{POR})$ .



Figure 5.Power-On Reset Operation

### **Voltage Brown-Out Reset**

The devices in the Z8 Encore!® 4K Series provide low Voltage Brown-Out (VBO) protection. The VBO circuit senses when the supply voltage drops to an unsafe level (below the VBO threshold voltage) and forces the device into the Reset state. While the supply voltage remains below the Power-On Reset voltage threshold (V<sub>POR</sub>), the VBO block holds the device in the Reset.

After the supply voltage again exceeds the Power-On Reset voltage threshold, the device progresses through a full System Reset sequence, as described in the Power-On Reset section. Following Power-On Reset, the POR status bit in the Reset Status (RSTSTAT) register is set to 1. Figure 6 illustrates Voltage Brown-Out operation. Refer to the chapter "Electrical Characteristics" on page 177 for the VBO and POR threshold voltages (V<sub>VBO</sub> and  $V_{POR}$ ).

The Voltage Brown-Out circuit can be either enabled or disabled during STOP mode. Operation during STOP mode is set by the VBO\_AO Flash Option Bit. Refer to the Flash Option Bits chapter for information about configuring VBO AO.



Figure 6.Voltage Brown-Out Reset Operation

The POR level is greater than the VBO level by the specified hysteresis value. This ensures that the device undergoes a power on reset after recovering from a VBO condition.

# **Watch-Dog Timer Reset**

If the device is in NORMAL or STOP mode, the Watch-Dog Timer can initiate a System Reset at time-out if the WDT\_RES Flash Option Bit is programmed to 1. This is the unprogrammed state of the WDT\_RES Flash Option Bit. If the bit is programmed to 0, it configures the Watch-Dog Timer to cause an interrupt, not a System Reset, at time-out. The WDT status bit in the WDT Control register is set to signify that the reset was initiated by the Watch-Dog Timer.

### **External Reset Input**

The RESET pin has a Schmitt-triggered input and an internal pull-up resistor. Once the RESET pin is asserted for a minimum of 4 system clock cycles, the device progresses through the System Reset sequence. Because of the possible asynchronicity of the system clock and reset signals, the required reset duration may be as short as three clock periods

and as long as four. A reset pulse three clock cycles in duration might trigger a reset; a pulse four cycles in duration always triggers a reset.

While the RESET input pin is asserted Low, the Z8 Encore!® 4K Series devices remain in the Reset state. If the RESET pin is held Low beyond the System Reset time-out, the device exits the Reset state on the system clock rising edge following RESET pin deassertion. Following a System Reset initiated by the external RESET pin, the EXT status bit in the Watch-Dog Timer Control (WDTCTL) register is set to 1.

### **External Reset Indicator**

During System Reset or when enabled by the GPIO logic (see See "Port A–C Control Registers" on page 41.), the  $\overline{RESET}$  pin functions as an open-drain (active low) reset mode indicator in addition to the input functionality. This reset output feature allows an Z8 Encore! <sup>®</sup> 4K Series device to reset other components to which it is connected, even if that reset is caused by internal sources such as POR, VBO or WDT events.

After an internal reset event occurs, the internal circuitry begins driving the  $\overline{RESET}$  pin Low. The  $\overline{RESET}$  pin is held Low by the internal circuitry until the appropriate delay listed in Table 9 has elapsed.

### **On-Chip Debugger Initiated Reset**

A Power-On Reset can be initiated using the On-Chip Debugger by setting the RST bit in the OCD Control register. The On-Chip Debugger block is not reset but the rest of the chip goes through a normal system reset. The RST bit automatically clears during the system reset. Following the system reset the POR bit in the WDT Control register is set.

# **STOP Mode Recovery**

STOP mode is entered by execution of a STOP instruction by the eZ8 CPU. Refer to the chapter "Low-Power Modes" on page 29 for detailed STOP mode information. During STOP Mode Recovery, the CPU is held in reset for 66 IPO cycles if the crystal oscillator is disabled or 5000 cycles if it is enabled.

STOP Mode Recovery does not affect onchip registers other than the Watchdog Timer Control register (WDTCTL) and the Oscillator Control register (OSCCTL). After any STOP Mode Recovery, the IPO is enabled and selected as the system clock. If another system clock source is required or IPO disabling is required, the STOP Mode Recovery code must reconfigure the oscillator control block such that the correct system clock source is enabled and selected.

The eZ8 CPU fetches the Reset vector at Program Memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address. Following STOP Mode Recovery, the STOP bit in the Watch-Dog Timer Con-

trol Register is set to 1. Table 11 lists the STOP Mode Recovery sources and resulting actions. The text following provides more detailed information about each of the STOP Mode Recovery sources.

Table 11. STOP Mode Recovery Sources and Resulting Action

| <b>Operating Mode</b> | STOP Mode Recovery Source                                                   | Action                                                               |
|-----------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------|
| STOP mode             | Watch-Dog Timer time-out when configured for Reset                          | STOP Mode Recovery                                                   |
|                       | Watch-Dog Timer time-out when configured for interrupt                      | STOP Mode Recovery followed by interrupt (if interrupts are enabled) |
|                       | Data transition on any GPIO Port pin enabled as a STOP Mode Recovery source | STOP Mode Recovery                                                   |
|                       | Assertion of external RESET Pin                                             | System Reset                                                         |
|                       | Debug Pin driven Low                                                        | System Reset                                                         |

# STOP Mode Recovery Using Watch-Dog Timer Time-Out

If the Watch-Dog Timer times out during STOP mode, the device undergoes a STOP Mode Recovery sequence. In the Watch-Dog Timer Control register, the WDT and STOP bits are set to 1. If the Watch-Dog Timer is configured to generate an interrupt upon timeout and the Z8 Encore!® 4K Series device is configured to respond to interrupts, the eZ8 CPU services the Watch-Dog Timer interrupt request following the normal STOP Mode Recovery sequence.

# STOP Mode Recovery Using a GPIO Port Pin Transition

Each of the GPIO Port pins may be configured as a STOP Mode Recovery input source. On any GPIO pin enabled as a STOP Mode Recovery source, a change in the input pin value (from High to Low or from Low to High) initiates STOP Mode Recovery. In the Watch-Dog Timer Control register, the STOP bit is set to 1.



**Caution:** In STOP mode, the GPIO Port Input Data registers (PxIN) are disabled. The Port Input Data registers record the Port transition only if the signal stays on the Port pin through the end of the STOP Mode Recovery delay. As a result, short pulses on the Port pin can initiate STOP Mode Recovery without being written to the Port Input Data register or without initiating an interrupt (if enabled for that pin).

# STOP Mode Recovery Using the External RESET Pin

When the Z8 Encore!® 4K Series device is in STOP Mode and the external RESET pin is driven Low, a system reset occurs. Because of a glitch filter operating on the RESET pin, the Low pulse must be greater than the minimum width specified, or it is ignored. See "Electrical Characteristics" on page 177 for details.

# **Reset Register Definitions**

### **Reset Status Register**

The Reset Status (RSTSTAT) register is a read-only register that indicates the source of the most recent Reset event, indicates a STOP Mode Recovery event, and indicates a Watch-Dog Timer time-out. Reading this register resets the upper four bits to 0.

This register shares its address with the Watch-Dog Timer control register, which is writeonly (Table 12).

BITS 7 2 6 5 4 3 1 0 POR **STOP WDT** EXT Reserved FIELD 0 See descriptions below 0 0 0 RESET R R R R R R R R R/W FF0H ADDR

Table 12. Reset Status Register (RSTSTAT)

| Reset or STOP Mode Recovery Event                     | POR | STOP | WDT | EXT |
|-------------------------------------------------------|-----|------|-----|-----|
| Power-On Reset                                        | 1   | 0    | 0   | 0   |
| Reset using RESET pin assertion                       | 0   | 0    | 0   | 1   |
| Reset using Watch-Dog Timer time-out                  | 0   | 0    | 1   | 0   |
| Reset using the On-Chip Debugger (OCTCTL[1] set to 1) | 1   | 0    | 0   | 0   |
| Reset from STOP Mode using DBG Pin driven Low         | 1   | 0    | 0   | 0   |
| STOP Mode Recovery using GPIO pin transition          | 0   | 1    | 0   | 0   |
| STOP Mode Recovery using Watch-Dog Timer time-out     | 0   | 1    | 1   | 0   |

POR—Power-On Reset Indicator

If this bit is set to 1, a Power-On Reset event occurred. This bit is reset to 0 if a WDT timeout or STOP Mode Recovery occurs. This bit is also reset to 0 when the register is read.

STOP—STOP Mode Recovery Indicator

If this bit is set to 1, a STOP Mode Recovery occurred. If the STOP and WDT bits are both

# Z8 Encore!® 4K Series Product Specification



set to 1, the STOP Mode Recovery occurred because of a WDT time-out. If the STOP bit is 1 and the WDT bit is 0, the STOP Mode Recovery was not caused by a WDT time-out. This bit is reset by a Power-On Reset or a WDT time-out that occurred while not in STOP mode. Reading this register also resets this bit.

WDT—Watch-Dog Timer Time-Out Indicator

If this bit is set to 1, a WDT time-out occurred. A Power-On Reset resets this pin. A STOP Mode Recovery from a change in an input pin also resets this bit. Reading this register resets this bit. This read must occur before clearing the WDT interrupt.

EXT—External Reset Indicator

If this bit is set to 1, a Reset initiated by the external  $\overline{\text{RESET}}$  pin occurred. A Power-On Reset or a STOP Mode Recovery from a change in an input pin resets this bit. Reading this register resets this bit.

Reserved—Must be 0.

# **Low-Power Modes**

### Overview

The Z8 Encore!<sup>®</sup> 4K Series products contain power-saving features. The highest level of power reduction is provided by the STOP mode. The next lower level of power reduction is provided by the HALT mode.

Further power savings can be implemented by disabling individual peripheral blocks while in Normal mode.

### **STOP Mode**

Executing the eZ8 CPU's STOP instruction places the device into STOP mode. In STOP mode, the operating characteristics are:

- Primary crystal oscillator and internal precision oscillator are stopped; XIN and XOUT (if previously enabled) are disabled, and PAO/PA1 revert to the states programmed by the GPIO registers
- System clock is stopped
- eZ8 CPU is stopped
- Program counter (PC) stops incrementing
- Watch-Dog Timer's internal RC oscillator continues to operate if enabled by the Oscillator Control Register
- If enabled, the Watch-Dog Timer logic continues to operate
- If enabled for operation in STOP mode by the associated Flash Option Bit, the Voltagebrown out protection circuit continues to operate
- All other on-chip peripherals are idle

To minimize current in STOP mode, all GPIO pins that are configured as digital inputs must be driven to one of the supply rails ( $V_{CC}$  or GND). The device can be brought out of STOP mode using STOP Mode Recovery. For more information about STOP Mode Recovery refer to "Reset and STOP Mode Recovery" on page 20.

### **HALT Mode**

Executing the eZ8 CPU's HALT instruction places the device into HALT mode. In HALT mode, the operating characteristics are:

- Primary oscillator is enabled and continues to operate
- System clock is enabled and continues to operate
- eZ8 CPU is stopped
- Program counter (PC) stops incrementing
- Watch-Dog Timer's internal RC oscillator continues to operate
- If enabled, the Watch-Dog Timer continues to operate
- All other on-chip peripherals continue to operate

The eZ8 CPU can be brought out of HALT mode by any of the following operations:

- Interrupt
- Watch-Dog Timer time-out (interrupt or reset)
- Power-on reset
- Voltage-brown out reset
- External RESET pin assertion

To minimize current in HALT mode, all GPIO pins that are configured as inputs must be driven to one of the supply rails (V<sub>CC</sub> or GND).

# **Peripheral-Level Power Control**

In addition to the STOP and Halt modes, it is possible to disable each peripheral on each of the Z8 Encore!® 4K Series devices. Disabling a given peripheral minimizes its power consumption.

# **Power Control Register Definitions**

# **Power Control Register 0**

Each bit of the following registers disables a peripheral block, either by gating its system clock input or by removing power from the block.

**Note:** This register is only reset during a power-on reset sequence. Other system reset events do not affect it.

Table 13. Power Control Register 0 (PWRCTL0)

| BITS  | 7        | 6    | 5     | 4   | 3        | 2   | 1    | 0        |
|-------|----------|------|-------|-----|----------|-----|------|----------|
| FIELD | Reserved | Rese | erved | VBO | Reserved | ADC | COMP | Reserved |
| RESET | 1        | 0    | 0     | 0   | 0        | 0   | 0    | 0        |
| R/W   | R/W      | R/W  | R/W   | R/W | R/W      | R/W | R/W  | R/W      |
| ADDR  |          | F80H |       |     |          |     |      |          |

Reserved—Must be 0.

VBO—Voltage Brown-Out Detector Disable

This bit and the VBO\_AO Flash option bit must both enable the VBO for the VBO to be active.

0 = VBO Enabled

1 = VBO Disabled

ADC—Analog-to-Digital Converter Disable

0 = Analog-to-Digital Converter Enabled

1 = Analog-to-Digital Converter Disabled

COMP—Comparator Disable

0 =Comparator is Enabled

1 = Comparator is Disabled

Reserved—Must be 0.

# General-Purpose I/O

### Overview

The Z8 Encore!<sup>®</sup> 4K Series products support a maximum of 24 port pins (Ports A–D) for general-purpose input/output (GPIO) operations. Each port contains control and data registers. The GPIO control registers determine data direction, open-drain, output drive current, programmable pull-ups, STOP Mode Recovery functionality, and alternate pin functions. Each port pin is individually programmable. In addition, the Port C pins are capable of direct LED drive at programmable drive strengths.

# **GPIO Port Availability By Device**

Table 14 lists the port pins available with each device and package type.

Table 14. Port Availability by Device and Package Type

| Devices                                                              | Package | 10-Bit ADC | Port A | Port B | Port C | Total I/O |
|----------------------------------------------------------------------|---------|------------|--------|--------|--------|-----------|
| Z8F0423SB, Z8F0423PB<br>Z8F0223SB, Z8F0223PB<br>Z8F0123SB, Z8F0123PB | 8-pin   | Yes        | [5:0]  | No     | No     | 6         |
| Z8F0413SB, Z8F0413PB<br>Z8F0213SB, Z8F0213PB<br>Z8F0113SB, Z8F011vPB | 8-pin   | No         | [5:0]  | No     | No     | 6         |
| Z8F0423PH, Z8F0423HH<br>Z8F0223PH, Z8F0223HH<br>Z8F0123PH, Z8F0123HH | 20-pin  | Yes        | [7:0]  | [3:0]  | [3:0]  | 16        |
| Z8F0413PH, Z8F0413HH<br>Z8F0213PH, Z8F0213HH<br>Z8F0113PH, Z8F0113HH | 20-pin  | No         | [7:0]  | [3:0]  | [3:0]  | 16        |
| Z8F0423PJ, Z8F0423SJ<br>Z8F0223PJ, Z8F0223SJ<br>Z8F0123PJ, Z8F0123SJ | 28-pin  | Yes        | [7:0]  | [5:0]  | [7:0]  | 22        |
| Z8F0413PJ, Z8F0413SJ<br>Z8F0213PJ, Z8F0213SJ<br>Z8F0113PJ, Z8F0113SJ | 28-pin  | No         | [7:0]  | [7:0]  | [7:0]  | 24        |

### **Architecture**

Figure 7 illustrates a simplified block diagram of a GPIO port pin. In this figure, the ability to accommodate alternate functions and variable port current drive strength is not illustrated.



Figure 7.GPIO Port Pin Block Diagram

### **GPIO Alternate Functions**

Many of the GPIO port pins can be used for general-purpose I/O and access to on-chip peripheral functions such as the timers and serial communication devices. The Port A–D Alternate Function sub-registers configure these pins for either General-Purpose I/O or alternate function operation. When a pin is configured for alternate function, control of the port pin direction (input/output) is passed from the Port A–D Data Direction registers to the alternate function assigned to this pin. Table 15 on page 36 lists the alternate functions possible with each port pin. The alternate function associated at a pin is defined through Alternate Function Sets sub-registers AFS1 and AFS2.

The crystal oscillator functionality is not controlled by the GPIO block. When the crystal oscillator is enabled in the oscillator control block, the GPIO functionality of PAO and PA1 is overridden. In that case, those pins function as input and output for the crystal oscillator.

PA0 and PA6 contain two different timer functions, a timer input and a complementary timer output. Both of these functions require the same GPIO configuration, the selection

between the two is based on the timer mode. See "Timers" on page 61 for more details.

### **Direct LED Drive**

The Port C pins provide a current sinked output capable of driving an LED without requiring an external resistor. The output sinks current at programmable levels of 3mA, 7mA, 13mA and 20mA. This mode is enabled through the Alternate Function sub-register AFS1 and is programmable through the LED control registers.

For correct function, the LED anode must be connected to  $V_{DD}$  and the cathode to the GPIO pin.

Using all Port C pins in LED drive mode with maximum current may result in excessive total current. Refer to the "Electrical Characteristics" on page 177 for the maximum total current for the applicable package.

### **Shared Reset Pin**

On the 8-pin product versions, the reset pin is shared with PortA2, but the pin is not limited to output-only when in GPIO mode.

# **Shared Debug Pin**

On the 8-pin version of this device only, the Debug pin shares function with the PortA0 GPIO pin. This pin performs as a general purpose input pin on power-up, but the debug logic monitors this pin during the reset sequence to determine if the unlock sequence occurs. If the unlock sequence is present, the debug function is unlocked and the pin no longer functions as a GPIO pin. If it is not present, the debug feature is disabled until/unless another reset event occurs. For more details, see "On-Chip Debugger" on page 139

# **Crystal Oscillator Override**

For systems using a crystal oscillator, PA0 and PA1 are used to connect the crystal. When the crystal oscillator is enabled (see "Oscillator Control Register Definitions" on page 153), the GPIO settings are overridden and PA0 and PA1 are disabled.

### **5V Tolerance**

All six I/O pins on the 8-pin devices are 5V-tolerant, unless the programmable pull-ups are enabled. If the pull-ups are enabled and inputs higher than  $V_{DD}$  are applied to these parts, excessive current flows through those pull-up devices and can damage the chip.

Note:

In the 20- and 28-pin versions of this device, any pin which shares functionality with an ADC, crystal or comparator port is **not** 5V-tolerant, including PA[1:0], PB[5:0] and PC[2:0]. All other signal pins are 5V-tolerant, and can safely handle inputs higher than V<sub>DD</sub> even with the pull-ups enabled.

# **External Clock Setup**

For systems using an external TTL drive, PB3 is the clock source for 20- and 28-pin devices. In this case, configure PB3 for alternate function CLKIN. Write the Oscillator Control Register (page 153) such that the external oscillator is selected as the system clock For 8-pin devices use PA1 instead of PB3.

**Table 15. Port Alternate Function Mapping (Non 8-Pin Parts)** 

| Port   | Pin | Mnemonic   | Alternate Function Description          | Alternate<br>Function Set<br>Register AFS1 |
|--------|-----|------------|-----------------------------------------|--------------------------------------------|
| Port A | PA0 | T0IN/T0OUT | Timer 0 Input/Timer 0 Output Complement | N/A                                        |
|        |     | Reserved   |                                         | <del>-</del>                               |
|        | PA1 | T0OUT      | Timer 0 Output                          | =                                          |
|        |     | Reserved   |                                         | =                                          |
|        | PA2 | DE0        | UART 0 Driver Enable                    | =                                          |
|        |     | Reserved   |                                         | -                                          |
|        | PA3 | CTS0       | UART 0 Clear to Send                    | -                                          |
|        |     | Reserved   |                                         | =                                          |
|        | PA4 | RXD0/IRRX0 | UART 0 / IrDA 0 Receive Data            | =                                          |
|        |     | Reserved   |                                         | =                                          |
|        | PA5 | TXD0/IRTX0 | UART 0 / IrDA 0 Transmit Data           | =                                          |
|        |     | Reserved   |                                         | =                                          |
|        | PA6 | T1IN/T1OUT | Timer 1 Input/Timer 1 Output Complement | -                                          |
|        |     | Reserved   |                                         | -                                          |
|        | PA7 | T1OUT      | Timer 1 Output                          | -                                          |
|        |     | Reserved   |                                         | -                                          |

Note: Because there is only a single alternate function for each Port A pin, the Alternate Function Set registers are not implemented for Port A. Enabling alternate function selections as described in "Port A-C Alternate Function Sub-Registers" on page 42 automatically enables the associated alternate function.

**Table 15. Port Alternate Function Mapping (Continued)(Non 8-Pin Parts)** 

| Port   | Pin        | Mnemonic             | Alternate Function Description | Alternate<br>Function Set<br>Register AFS1 |
|--------|------------|----------------------|--------------------------------|--------------------------------------------|
| Port B | Port B PB0 | Reserved             |                                | AFS1[0]: 0                                 |
|        |            | ANA0                 | ADC Analog Input               | AFS1[0]: 1                                 |
| PB1    | Reserved   |                      | AFS1[1]: 0                     |                                            |
|        |            | ANA1                 | ADC Analog Input               | AFS1[1]: 1                                 |
|        | PB2        | Reserved             |                                | AFS1[2]: 0                                 |
| PB3    | ANA2       | ADC Analog Input     | AFS1[2]: 1                     |                                            |
|        | CLKIN      | External Clock Input | AFS1[3]: 0                     |                                            |
|        |            | ANA3                 | ADC Analog Input               | AFS1[3]: 1                                 |
|        | PB4        | Reserved             |                                | AFS1[4]: 0                                 |
|        |            | ANA7                 | ADC Analog Input               | AFS1[4]: 1                                 |
|        | PB5        | Reserved             |                                | AFS1[5]: 0                                 |
|        |            | VREF                 | ADC Voltage Reference          | AFS1[5]: 1                                 |
| PB6    | PB6        | Reserved             |                                | AFS1[6]: 0                                 |
|        |            | Reserved             |                                | AFS1[6]: 1                                 |
|        | PB7        | Reserved             |                                | AFS1[7]: 0                                 |
|        |            | Reserved             |                                | AFS1[7]: 1                                 |

Note: Because there are at most two choices of alternate function for any pin of Port B, the Alternate Function Set register AFS2 is implemented but not used to select the function. Also, alternate function selection as described in "Port A–C Alternate Function Sub-Registers" on page 42 must also be enabled.

**Table 15. Port Alternate Function Mapping (Continued)(Non 8-Pin Parts)** 

| Port   | Pin | Mnemonic                | Alternate Function Description        | Alternate<br>Function Set<br>Register AFS1 |
|--------|-----|-------------------------|---------------------------------------|--------------------------------------------|
| Port C | PC0 | Reserved                |                                       | AFS1[0]: 0                                 |
|        |     | ANA4/CINP/LED<br>Drive  | ADC or Comparator Input, or LED drive | AFS1[0]: 1                                 |
|        | PC1 | Reserved                |                                       | AFS1[1]: 0                                 |
|        |     | ANA5/CINN/ LED<br>Drive | ADC or Comparator Input, or LED drive | AFS1[1]: 1                                 |
|        | PC2 | Reserved                |                                       | AFS1[2]: 0                                 |
|        |     | ANA6/LED                | ADC Analog Input or LED Drive         | AFS1[2]: 1                                 |
|        | PC3 | COUT                    | Comparator Output                     | AFS1[3]: 0                                 |
|        |     | LED                     | LED drive                             | AFS1[3]: 1                                 |
|        | PC4 | Reserved                |                                       | AFS1[4]: 0                                 |
|        |     | LED                     | LED Drive                             | AFS1[4]: 1                                 |
|        | PC5 | Reserved                |                                       | AFS1[5]: 0                                 |
|        |     | LED                     | LED Drive                             | AFS1[5]: 1                                 |
|        | PC6 | Reserved                |                                       | AFS1[6]: 0                                 |
|        |     | LED                     | LED Drive                             | AFS1[6]: 1                                 |
|        | PC7 | Reserved                |                                       | AFS1[7]: 0                                 |
|        |     | LED                     | LED Drive                             | AFS1[7]: 1                                 |

Note: Because there are at most two choices of alternate function for any pin of Port C, the Alternate Function Set register AFS2 is implemented but not used to select the function. Also, alternate function selection as described in "Port A–C Alternate Function Sub-Registers" on page 42 must also be enabled.

**Table 16. Port Alternate Function Mapping (8-Pin Parts)** 

| Port          | Pin | Mnemonic          | Alternate Function Description | Alternate<br>Function Select<br>Register AFS1 | Alternate<br>Function Select<br>Register AFS2 |
|---------------|-----|-------------------|--------------------------------|-----------------------------------------------|-----------------------------------------------|
| Port A        | PA0 | TOIN              | Timer 0 Input                  | AFS1[0]: 0                                    | AFS1[0]: 0                                    |
|               |     | Reserved          |                                | AFS1[0]: 0                                    | AFS2[0]: 1                                    |
|               |     | Reserved          |                                | AFS1[0]: 1                                    | AFS2[0]: 0                                    |
|               |     | TOOUT             | Timer 0 Output Complement      | AFS1[0]: 1                                    | AFS2[0]: 1                                    |
|               | PA1 | T0OUT             | Timer 0 Output                 | AFS1[1]: 0                                    | AFS2[1]: 0                                    |
|               |     | Reserved          |                                | AFS1[1]: 0                                    | AFS2[1]: 1                                    |
|               |     | CLKIN             | External Clock Input           | AFS1[1]: 1                                    | AFS2[1]: 0                                    |
|               |     | Analog Functions* | ADC Analog Input/VREF          | AFS1[1]: 1                                    | AFS2[1]: 1                                    |
|               | PA2 | DE0               | UART 0 Driver Enable           | AFS1[2]: 0                                    | AFS2[2]: 0                                    |
|               |     | RESET             | External Reset                 | AFS1[2]: 0                                    | AFS2[2]: 1                                    |
|               |     | T1OUT             | Timer 1 Output                 | AFS1[2]: 1                                    | AFS2[2]: 0                                    |
|               |     | Reserved          |                                | AFS1[2]: 1                                    | AFS2[2]: 1                                    |
|               | PA3 | CTS0              | UART 0 Clear to Send           | AFS1[3]: 0                                    | AFS2[3]: 0                                    |
|               |     | COUT              | Comparator Output              | AFS1[3]: 0                                    | AFS2[3]: 1                                    |
|               |     | T1IN              | Timer 1 Input                  | AFS1[3]: 1                                    | AFS2[3]: 0                                    |
|               |     | Analog Functions* | ADC Analog Input               | AFS1[3]: 1                                    | AFS2[3]: 1                                    |
|               | PA4 | RXD0              | UART 0 Receive Data            | AFS1[4]: 0                                    | AFS2[4]: 0                                    |
|               |     | Reserved          |                                | AFS1[4]: 0                                    | AFS2[4]: 1                                    |
|               |     | Reserved          |                                | AFS1[4]: 1                                    | AFS2[4]: 0                                    |
|               |     | Analog Functions* | ADC/Comparator Input (N)       | AFS1[4]: 1                                    | AFS2[4]: 1                                    |
|               | PA5 | TXD0              | UART 0 Transmit Data           | AFS1[5]: 0                                    | AFS2[5]: 0                                    |
|               |     | T10UT             | Timer 1 Output Complement      | AFS1[5]: 0                                    | AFS2[5]: 1                                    |
| Port A (Cont) |     | Reserved          |                                | AFS2[5]: 1                                    | AFS1[5]: 0                                    |
|               |     | Analog Functions* | ADC/Comparator Input (P)       | AFS2[5]: 1                                    | AFS1[5]: 1                                    |
|               |     |                   |                                |                                               |                                               |

<sup>\*</sup> Analog Functions include ADC inputs, ADC reference and comparator inputs

Note: Also, alternate function selection as described in "Port A–C Alternate Function Sub-Registers" on page 42 must be enabled.

# **GPIO Interrupts**

Many of the GPIO port pins can be used as interrupt sources. Some port pins can be configured to generate an interrupt request on either the rising edge or falling edge of the pin input signal. Other port pin interrupt sources generate an interrupt when any edge occurs (both rising and falling). Refer to the chapter "Interrupt Controller" on page 49 for more information about interrupts using the GPIO pins.

# **GPIO Control Register Definitions**

Four registers for each Port provide access to GPIO control, input data, and output data. Table 17 lists these Port registers. Use the Port A–D Address and Control registers together to provide access to sub-registers for Port configuration and control.

Table 17. GPIO Port Registers and Sub-Registers

| Port Register Mnemonic     | Port Register Name                                           |
|----------------------------|--------------------------------------------------------------|
| P <i>x</i> ADDR            | Port A–D Address Register<br>(Selects sub-registers)         |
| P <i>x</i> CTL             | Port A–D Control Register (Provides access to sub-registers) |
| PxIN                       | Port A–D Input Data Register                                 |
| P <i>x</i> OUT             | Port A–D Output Data Register                                |
| Port Sub-Register Mnemonic | Port Register Name                                           |
| P <i>x</i> DD              | Data Direction                                               |
| P <i>x</i> AF              | Alternate Function                                           |
| P <i>x</i> OC              | Output Control (Open-Drain)                                  |
| P <i>x</i> HDE             | High Drive Enable                                            |
| P <i>x</i> SMRE            | STOP Mode Recovery Source Enable                             |
| P <i>x</i> PUE             | Pull-up Enable                                               |
| PxAFS1                     | Alternate Function Set 1                                     |
| PxAFS2                     | Alternate Function Set 2                                     |

### Port A–C Address Registers

The Port A–C Address registers select the GPIO Port functionality accessible through the Port A–C Control registers. The Port A–C Address and Control registers combine to provide access to all GPIO Port controls (Table 18).

Table 18. Port A–C GPIO Address Registers (PxADDR)

| BITS  | 7   | 6          | 5   | 4        | 3        | 2   | 1   | 0   |  |
|-------|-----|------------|-----|----------|----------|-----|-----|-----|--|
| FIELD |     | PADDR[7:0] |     |          |          |     |     |     |  |
| RESET |     | 00H        |     |          |          |     |     |     |  |
| R/W   | R/W | R/W        | R/W | R/W      | R/W      | R/W | R/W | R/W |  |
| ADDR  |     |            |     | FD0H, FD | 4H, FD8H |     |     |     |  |

PADDR[7:0]—Port Address

The Port Address selects one of the sub-registers accessible through the Port Control register.

| PADDR[7:0] | Port Control sub-register accessible using the Port A–C Control Registers      |
|------------|--------------------------------------------------------------------------------|
| 00H        | No function. Provides some protection against accidental Port reconfiguration. |
| 01H        | Data Direction                                                                 |
| 02H        | Alternate Function                                                             |
| 03H        | Output Control (Open-Drain)                                                    |
| 04H        | High Drive Enable                                                              |
| 05H        | STOP Mode Recovery Source Enable.                                              |
| 06H        | Pull-up Enable                                                                 |
| 07H        | Alternate Function Set 1                                                       |
| 08H        | Alternate Function Set 2                                                       |
| 09H–FFH    | No function                                                                    |

# Port A-C Control Registers

The Port A–C Control registers set the GPIO port operation. The value in the corresponding Port A–C Address register determines which sub-register is read from or written to by a Port A–C Control register transaction (Table 19).

Table 19. Port A–C Control Registers (PxCTL)

| BITS  | 7   | 6    | 5   | 4        | 3        | 2   | 1   | 0   |  |
|-------|-----|------|-----|----------|----------|-----|-----|-----|--|
| FIELD |     | PCTL |     |          |          |     |     |     |  |
| RESET |     | 00H  |     |          |          |     |     |     |  |
| R/W   | R/W | R/W  | R/W | R/W      | R/W      | R/W | R/W | R/W |  |
| ADDR  |     |      |     | FD1H, FD | 5H, FD9H |     |     |     |  |

PCTL[7:0]—Port Control

The Port Control register provides access to all sub-registers that configure the GPIO Port operation.

### Port A-C Data Direction Sub-Registers

The Port A–C Data Direction sub-register is accessed through the Port A–C Control register by writing 01H to the Port A–C Address register (Table 20).

Table 20. Port A–C Data Direction Sub-Registers (PxDD)

| BITS  | 7        | 6                                                                                     | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-------|----------|---------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|--|--|
| FIELD | DD7      | DD6                                                                                   | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 |  |  |
| RESET | 1        | 1                                                                                     | 1   | 1   | 1   | 1   | 1   | 1   |  |  |
| R/W   | R/W      | R/W                                                                                   | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| ADDR  | If 01H i | If 01H in Port A–C Address Register, accessible through the Port A–C Control Register |     |     |     |     |     |     |  |  |

DD[7:0]—Data Direction

These bits control the direction of the associated port pin. Port Alternate Function operation overrides the Data Direction register setting.

0 = Output. Data in the Port A–C Output Data register is driven onto the port pin.

1 = Input. The port pin is sampled and the value written into the Port A–C Input Data Register. The output driver is tristated.

# Port A–C Alternate Function Sub-Registers

The Port A–C Alternate Function sub-register (Table 21) is accessed through the Port A–C Control register by writing 02H to the Port A–C Address register. The Port A–C Alternate Function sub-registers enable the alternate function selection on pins. If disabled, pins functions as GPIO. If enabled, select one of four alternate functions using alternate function set subregisters 1 and 2 as described in the "Port A–C Alternate Function Set 1 Sub-Registers" on page 45 and "Port A–C Alternate Function Set 2 Sub-Registers" on page 46. Refer to the "GPIO Alternate Functions" on page 33 to determine the alternate function associated with each port pin.



Do not enable alternate functions for GPIO port pins for which there is no associated alternate function. Failure to follow this guideline can result in unpredictable operation.

Table 21. Port A–C Alternate Function Sub-Registers (PxAF)

| BITS  | 7        | 6                                                                                       | 5           | 4             | 3             | 2             | 1            | 0        |  |  |
|-------|----------|-----------------------------------------------------------------------------------------|-------------|---------------|---------------|---------------|--------------|----------|--|--|
| FIELD | AF7      | AF7         AF6         AF5         AF4         AF3         AF2         AF1         AF0 |             |               |               |               |              |          |  |  |
| RESET |          | 00H (Ports A–C); 04H (Port A of 8-pin device)                                           |             |               |               |               |              |          |  |  |
| R/W   |          | R/W                                                                                     |             |               |               |               |              |          |  |  |
| ADDR  | If 02H i | n Port A–C                                                                              | Address Reg | gister, acces | sible througl | n the Port A- | -C Control F | Register |  |  |

AF[7:0]—Port Alternate Function enabled

0 = The port pin is in normal mode and the DDx bit in the Port A-C Data Direction subregister determines the direction of the pin.

1 = The alternate function selected through Alternate Function Set sub-registers is enabled. Port pin operation is controlled by the alternate function.

### Port A-C Output Control Sub-Registers

The Port A–C Output Control sub-register (Table 22) is accessed through the Port A–C Control register by writing 03H to the Port A-C Address register. Setting the bits in the Port A-C Output Control sub-registers to 1 configures the specified port pins for opendrain operation. These sub-registers affect the pins directly and, as a result, alternate functions are also affected.

Table 22. Port A–C Output Control Sub-Registers (PxOC)

| BITS  | 7        | 6                                                                                     | 5    | 4    | 3    | 2    | 1    | 0    |  |  |
|-------|----------|---------------------------------------------------------------------------------------|------|------|------|------|------|------|--|--|
| FIELD | POC7     | POC6                                                                                  | POC5 | POC4 | POC3 | POC2 | POC1 | POC0 |  |  |
| RESET | 0        | 0                                                                                     | 0    | 0    | 0    | 0    | 0    | 0    |  |  |
| R/W   | R/W      | R/W                                                                                   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |  |  |
| ADDR  | If 03H i | If 03H in Port A–C Address Register, accessible through the Port A–C Control Register |      |      |      |      |      |      |  |  |

POC[7:0]—Port Output Control

These bits function independently of the alternate function bit and always disable the drains if set to 1.

0 = The drains are enabled for any output mode (unless overridden by the alternate function).

1 = The drain of the associated pin is disabled (open-drain mode).

### Port A-C High Drive Enable Sub-Registers

The Port A–C High Drive Enable sub-register (Table 23) is accessed through the Port A-C Control register by writing 04H to the Port A-C Address register. Setting the bits in the Port A–C High Drive Enable sub-registers to 1 configures the specified port pins for high current output drive operation. The Port A-C High Drive Enable sub-register affects the pins directly and, as a result, alternate functions are also affected.

Table 23. Port A–C High Drive Enable Sub-Registers (PxHDE)

| BITS  | 7        | 6                                                                                     | 5     | 4     | 3     | 2     | 1     | 0     |  |
|-------|----------|---------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|
| FIELD | PHDE7    | PHDE6                                                                                 | PHDE5 | PHDE4 | PHDE3 | PHDE2 | PHDE1 | PHDE0 |  |
| RESET | 0        | 0                                                                                     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| R/W   | R/W      | R/W                                                                                   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |  |
| ADDR  | If 04H i | If 04H in Port A–C Address Register, accessible through the Port A–C Control Register |       |       |       |       |       |       |  |

PHDE[7:0]—Port High Drive Enabled

0 = The Port pin is configured for standard output current drive.

1 = The Port pin is configured for high output current drive.

### Port A-C STOP Mode Recovery Source Enable Sub-Registers

The Port A-C STOP Mode Recovery Source Enable sub-register (Table 24) is accessed through the Port A–C Control register by writing 05H to the Port A–C Address register. Setting the bits in the Port A-C STOP Mode Recovery Source Enable sub-registers to 1 configures the specified Port pins as a STOP Mode Recovery source. During STOP Mode, any logic transition on a Port pin enabled as a STOP Mode Recovery source initiates STOP Mode Recovery.

Table 24. Port A-C STOP Mode Recovery Source Enable Sub-Registers (PxSMRE)

| BITS  | 7        | 6                                                                                     | 5      | 4      | 3      | 2      | 1      | 0      |  |
|-------|----------|---------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--|
| FIELD | PSMRE7   | PSMRE6                                                                                | PSMRE5 | PSMRE4 | PSMRE3 | PSMRE2 | PSMRE1 | PSMRE0 |  |
| RESET | 0        | 0                                                                                     | 0      | 0      | 0      | 0      | 0      | 0      |  |
| R/W   | R/W      | R/W                                                                                   | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |  |
| ADDR  | If 05H i | If 05H in Port A–C Address Register, accessible through the Port A–C Control Register |        |        |        |        |        |        |  |

PSMRE[7:0]—Port STOP Mode Recovery Source Enabled

0 = The Port pin is not configured as a STOP Mode Recovery source. Transitions on this pin during STOP mode do not initiate STOP Mode Recovery.

1 = The Port pin is configured as a STOP Mode Recovery source. Any logic transition on this pin during STOP mode initiates STOP Mode Recovery.

### Port A-C Pull-up Enable Sub-Registers

The Port A–C Pull-up Enable sub-register (Table 25) is accessed through the Port A–C Control register by writing 06H to the Port A–C Address register. Setting the bits in the Port A–C Pull-up Enable sub-registers enables a weak internal resistive pull-up on the specified Port pins.

Table 25. Port A-C Pull-Up Enable Sub-Registers (PxPUE)

| BITS  | 7        | 6                                                                                     | 5     | 4     | 3     | 2     | 1     | 0     |  |
|-------|----------|---------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|
| FIELD | PPUE7    | PPUE6                                                                                 | PPUE5 | PPUE4 | PPUE3 | PPUE2 | PPUE1 | PPUE0 |  |
| RESET | 0        | 0                                                                                     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| R/W   | R/W      | R/W                                                                                   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |  |
| ADDR  | If 06H i | If 06H in Port A–C Address Register, accessible through the Port A–C Control Register |       |       |       |       |       |       |  |

PPUE[7:0]—Port Pull-up Enabled

0 = The weak pull-up on the Port pin is disabled.

1 = The weak pull-up on the Port pin is enabled.

### Port A-C Alternate Function Set 1 Sub-Registers

The Port A–C Alternate Function Set1 sub-register (Table 26) is accessed through the Port A–C Control register by writing 07H to the Port A–C Address register. The Alternate Function Set 1 sub-registers selects the alternate function available at a port pin. Alternate Functions selected by setting or clearing bits of this register are defined in "GPIO Alternate Functions" on page 33.

#### Note:

Alternate function selection on port pins must also be enabled as decribed in "Port A-C Alternate Function Sub-Registers" on page 42.

Table 26. Port A–C Alternate Function Set 1 Sub-Registers (PxAFS1)

| BITS  | 7        | 6                                                                  | 5           | 4             | 3             | 2             | 1            | 0        |  |  |
|-------|----------|--------------------------------------------------------------------|-------------|---------------|---------------|---------------|--------------|----------|--|--|
| FIELD | PAFS17   | PAFS16                                                             | PAFS15      | PAFS14        | PAFS13        | PAFS12        | PAFS11       | PAFS10   |  |  |
| RESET |          | 00H (all ports of 20/28 pin devices); 04H (Port A of 8-pin device) |             |               |               |               |              |          |  |  |
| R/W   | R/W      | R/W                                                                | R/W         | R/W           | R/W           | R/W           | R/W          | R/W      |  |  |
| ADDR  | If 07H i | n Port A–C                                                         | Address Reg | jister, acces | sible througl | n the Port A- | -C Control F | Register |  |  |

PAFS1[7:0]—Port Alternate Function Set 1

0 = Port Alternate Function selected as defined in Table 14 in the**GPIO Alternate Functions**section.

1 = Port Alternate Function selected as defined in Table 14 in the**GPIO Alternate Functions**section.

### Port A-C Alternate Function Set 2 Sub-Registers

The Port A–C Alternate Function Set 2 sub-register (Table 27) is accessed through the Port A–C Control register by writing 08H to the Port A–C Address register. The Alternate Function Set 2 sub-registers selects the alternate function available at a port pin. Alternate Functions selected by setting or clearing bits of this register is defined in Table 14 in the section "GPIO Alternate Functions" on page 33.

#### Note:

Alternate function selection on port pins must also be enabled as decribed in "Port A-C Alternate Function Sub-Registers" on page 42.

Table 27. Port A–C Alternate Function Set 2 Sub-Registers (PxAFS2)

| BITS  | 7        | 6                                                                  | 5           | 4             | 3             | 2             | 1            | 0        |  |  |
|-------|----------|--------------------------------------------------------------------|-------------|---------------|---------------|---------------|--------------|----------|--|--|
| FIELD | PAFS27   | PAFS26                                                             | PAFS25      | PAFS24        | PAFS23        | PAFS22        | PAFS21       | PAFS20   |  |  |
| RESET |          | 00H (all ports of 20/28 pin devices); 04H (Port A of 8-pin device) |             |               |               |               |              |          |  |  |
| R/W   | R/W      | R/W                                                                | R/W         | R/W           | R/W           | R/W           | R/W          | R/W      |  |  |
| ADDR  | If 08H i | n Port A–C                                                         | Address Reg | gister, acces | sible througl | n the Port A- | -C Control F | Register |  |  |

PAFS2[7:0]—Port Alternate Function Set 2

# Port A–C Input Data Registers

Reading from the Port A–C Input Data registers (Table 28) returns the sampled values from the corresponding port pins. The Port A–C Input Data registers are read-only. The value returned for any unused ports is 0. Unused ports include those missing on the 8- and 28-pin packages, as well as those missing on the ADC-enabled 28-pin packages.

Table 28. Port A-C Input Data Registers (PxIN)

| BITS  | 7    | 6                | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|------------------|------|------|------|------|------|------|
| FIELD | PIN7 | PIN6             | PIN5 | PIN4 | PIN3 | PIN2 | PIN1 | PIN0 |
| RESET | Х    | Х                | Х    | Х    | Х    | Х    | Х    | Х    |
| R/W   | R    | R                | R    | R    | R    | R    | R    | R    |
| ADDR  |      | FD2H, FD6H, FDAH |      |      |      |      |      |      |

PIN[7:0]—Port Input Data

Sampled data from the corresponding port pin input.

<sup>0 =</sup> Port Alternate Function selected as defined in Table 14 **GPIO** Alternate Functions section.

<sup>1 =</sup> Port Alternate Function selected as defined in Table 14 GPIO Alternate Functions section.

0 =Input data is logical 0 (Low).

1 = Input data is logical 1 (High).

### Port A-C Output Data Register

The Port A–C Output Data register (Table 29) controls the output data to the pins.

Table 29. Port A-C Output Data Register (PxOUT)

| BITS  | 7     | 6          | 5     | 4     | 3     | 2     | 1     | 0     |  |  |
|-------|-------|------------|-------|-------|-------|-------|-------|-------|--|--|
| FIELD | POUT7 | POUT6      | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 |  |  |
| RESET | 0     | 0          | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| R/W   | R/W   | R/W        | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |  |  |
| ADDR  |       | FD3H, FD8H |       |       |       |       |       |       |  |  |

POUT[7:0]—Port Output Data

These bits contain the data to be driven to the port pins. The values are only driven if the corresponding pin is configured as an output and the pin is not configured for alternate function operation.

0 =Drive a logical 0 (Low).

1= Drive a logical 1 (High). High value is not driven if the drain has been disabled by setting the corresponding Port Output Control register bit to 1.

# LED Drive Enable Register

The LED Drive Enable register (Table 30) activates the controlled current drive. The Port C pin must first be enabled by setting the Alternate Function register to select the LED function.

Table 30. LED Drive Enable (LEDEN)

| BITS  | 7   | 6          | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|-------|-----|------------|-----|-----|-----|-----|-----|-----|--|--|--|
| FIELD |     | LEDEN[7:0] |     |     |     |     |     |     |  |  |  |
| RESET | 0   | 0          | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
| R/W   | R/W | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| ADDR  |     |            |     | F8  | 2H  |     |     |     |  |  |  |

LEDEN[7:0]—LED Drive Enable

These bits determine which Port C pins are connected to an internal current sink.

0 = Tristate the Port C pin.

1= Connect controlled current sink to the Port C pin.



### **LED Drive Level High Register**

The LED Drive Level registers contain two control bits for each Port C pin (Table 31). These two bits select between four programmable drive levels. Each pin is individually programmable.

Table 31. LED Drive Level High Register (LEDLVLH)

| BITS  | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-------|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| FIELD | LEDLVLH[7:0] |     |     |     |     |     |     |     |  |  |
| RESET | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| R/W   | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| ADDR  |              |     |     | F8  | 3H  |     |     |     |  |  |

LEDLVLH[7:0]—LED Level High Bit

{LEDLVLH, LEDLVLL} select one of four programmable current drive levels for each Port C pin.

00 = 3 mA

01 = 7 mA

10 = 13 mA

11 = 20 mA

# **LED Drive Level Low Register**

The LED Drive Level registers contain two control bits for each Port C pin (Table 32). These two bits select between four programmable drive levels. Each pin is individually programmable.

Table 32. LED Drive Level Low Register (LEDLVLL)

| BITS  | 7   | 6            | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|-------|-----|--------------|-----|-----|-----|-----|-----|-----|--|--|--|
| FIELD |     | LEDLVLL[7:0] |     |     |     |     |     |     |  |  |  |
| RESET | 0   | 0            | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
| R/W   | R/W | R/W          | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| ADDR  |     | F84H         |     |     |     |     |     |     |  |  |  |

LEDLVLH[7:0]—LED Level High Bit

{LEDLVLH, LEDLVLL} select one of four programmable current drive levels for each Port C pin.

00 = 3 mA

01 = 7 mA

10 = 13 mA

11 = 20 mA

# Interrupt Controller

### Overview

The interrupt controller on the Z8 Encore!® 4K Series products prioritizes the interrupt requests from the on-chip peripherals and the GPIO port pins. The features of the interrupt controller include the following:

- 20 unique interrupt vectors:
  - 12 GPIO port pin interrupt sources (two are shared)
  - 10 on-chip peripheral interrupt sources (two are shared)
- Flexible GPIO interrupts
  - 8 selectable rising and falling edge GPIO interrupts
  - 4 dual-edge interrupts
- 3 levels of individually programmable interrupt priority
- Watch-Dog Timer can be configured to generate an interrupt

Interrupt requests (IRQs) allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start an interrupt service routine (ISR). Usually this interrupt service routine is involved with the exchange of data, status information, or control information between the CPU and the interrupting peripheral. When the service routine is completed, the CPU returns to the operation from which it was interrupted.

The eZ8 CPU supports both vectored and polled interrupt handling. For polled interrupts, the interrupt controller has no effect on operation. Refer to the eZ8 CPU User Manual for more information regarding interrupt servicing by the eZ8 CPU. The eZ8 CPU User Manual is available for download at <a href="https://www.zilog.com">www.zilog.com</a>.

# **Interrupt Vector Listing**

Table 33 lists all of the interrupts available in order of priority. The interrupt vector is stored with the most significant byte (MSB) at the even Program Memory address and the least significant byte (LSB) at the following odd Program Memory address.

Note: Some port interrupts are not available on the 8- and 20-pin packages. The ADC interrupt is unavailable on devices not containing an ADC.

Table 33. Trap and Interrupt Vectors in Order of Priority

| Priority | Program Memory<br>Vector Address | Interrupt or Trap Source                                              |
|----------|----------------------------------|-----------------------------------------------------------------------|
| Highest  | 0002H                            | Reset (not an interrupt)                                              |
|          | 0004H                            | Watch-Dog Timer (see Watch-Dog Timer chapter)                         |
|          | 003AH                            | Primary Oscillator Fail Trap (not an interrupt)                       |
|          | 003CH                            | Watchdog Oscillator Fail Trap (not an interrupt)                      |
|          | 0006H                            | Illegal Instruction Trap (not an interrupt)                           |
|          | 0008H                            | Reserved                                                              |
|          | 000AH                            | Timer 1                                                               |
|          | 000CH                            | Timer 0                                                               |
|          | 000EH                            | UART 0 receiver                                                       |
|          | 0010H                            | UART 0 transmitter                                                    |
|          | 0012H                            | Reserved                                                              |
|          | 0014H                            | Reserved                                                              |
|          | 0016H                            | ADC                                                                   |
|          | 0018H                            | Port A7, selectable rising or falling input edge                      |
|          | 001AH                            | Port A6, selectable rising or falling input edge or Comparator Output |
|          | 001CH                            | Port A5, selectable rising or falling input edge                      |
|          | 001EH                            | Port A4, selectable rising or falling input edge                      |
|          | 0020H                            | Port A3 or Port D3, selectable rising or falling input edge           |
|          | 0022H                            | Port A2 or Port D2, selectable rising or falling input edge           |
|          | 0024H                            | Port A1, selectable rising or falling input edge                      |
|          | 0026H                            | Port A0, selectable rising or falling input edge                      |
|          | 0028H                            | Reserved                                                              |
|          | 002AH                            | Reserved                                                              |
|          | 002CH                            | Reserved                                                              |
|          | 002EH                            | Reserved                                                              |
|          | 0030H                            | Port C3, both input edges                                             |
|          | 0032H                            | Port C2, both input edges                                             |
|          | 0034H                            | Port C1, both input edges                                             |

Table 33. Trap and Interrupt Vectors in Order of Priority (Continued)

|          | Program Memory        |                           |
|----------|-----------------------|---------------------------|
| Priority | <b>Vector Address</b> | Interrupt or Trap Source  |
| Lowest   | 0036H                 | Port C0, both input edges |
|          | 0038H                 | Reserved                  |

## **Architecture**

Figure 8 illustrates the interrupt controller block diagram.



Figure 8.Interrupt Controller Block Diagram

# **Operation**

# **Master Interrupt Enable**

The master interrupt enable bit (IRQE) in the Interrupt Control register globally enables and disables interrupts.

Interrupts are globally enabled by any of the following actions:

- Execution of an EI (Enable Interrupt) instruction
- Execution of an IRET (Return from Interrupt) instruction

- Writing a 1 to the IRQE bit in the Interrupt Control register Interrupts are globally disabled by any of the following actions:
- Execution of a DI (Disable Interrupt) instruction
- eZ8 CPU acknowledgement of an interrupt service request from the interrupt controller
- Writing a 0 to the IRQE bit in the Interrupt Control register
- Reset
- Execution of a Trap instruction
- Illegal Instruction Trap
- Primary Oscillator Fail Trap
- Watch-Dog Oscillator Fail Trap

### **Interrupt Vectors and Priority**

The interrupt controller supports three levels of interrupt priority. Level 3 is the highest priority, Level 2 is the second highest priority, and Level 1 is the lowest priority. If all of the interrupts are enabled with identical interrupt priority (all as Level 2 interrupts, for example), the interrupt priority is assigned from highest to lowest as specified in Table 33 on page 50. Level 3 interrupts are always assigned higher priority than Level 2 interrupts which, in turn, always are assigned higher priority than Level 1 interrupts. Within each interrupt priority level (Level 1, Level 2, or Level 3), priority is assigned as specified in Table 33, above. Reset, Watch-Dog Timer interrupt (if enabled), Primary Oscillator Fail Trap, Watchdog Oscillator Fail Trap, and Illegal Instruction Trap always have highest (level 3) priority.

# **Interrupt Assertion**

Interrupt sources assert their interrupt requests for only a single system clock period (single pulse). When the interrupt request is acknowledged by the eZ8 CPU, the corresponding bit in the Interrupt Request register is cleared until the next interrupt occurs. Writing a 0 to the corresponding bit in the Interrupt Request register likewise clears the interrupt request.



**Caution:** The following coding style that clears bits in the Interrupt Request registers is **NOT** recommended. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost.

Poor coding style that can result in lost interrupt requests:

LDX r0, IRO0 AND r0. MASK LDX IRQ0, r0



Caution:

To avoid missing interrupts, use the following coding style to clear bits in the Interrupt Request 0 register:

### Good coding style that avoids lost interrupt requests: ANDX IRQ0, MASK

### **Software Interrupt Assertion**

Program code can generate interrupts directly. Writing a 1 to the correct bit in the Interrupt Request register triggers an interrupt (assuming that interrupt is enabled). When the interrupt request is acknowledged by the eZ8 CPU, the bit in the Interrupt Request register is automatically cleared to 0.



**Caution:** The following coding style used to generate software interrupts by setting bits in the Interrupt Request registers is NOT recommended. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost.

### Poor coding style that can result in lost interrupt requests:

LDX r0, IRQ0 OR r0, MASK LDX IRQ0, r0



**Caution:** To avoid missing interrupts, use the following coding style to set bits in the Interrupt Request registers:

# Good coding style that avoids lost interrupt requests:

ORX IRQ0, MASK

# Interrupt Control Register Definitions

For all interrupts other than the Watch-Dog Timer interrupt, the Primary Oscillator Fail Trap, and the Watchdog Oscillator Fail Trap, the interrupt control registers enable individual interrupts, set interrupt priorities, and indicate interrupt requests.

# Interrupt Request 0 Register

The Interrupt Request 0 (IRQ0) register (Table 34) stores the interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ0 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 0 register to determine if any interrupt requests are pending.

Table 34. Interrupt Request 0 Register (IRQ0)

| BITS  | 7        | 6   | 5   | 4     | 3     | 2        | 1        | 0    |
|-------|----------|-----|-----|-------|-------|----------|----------|------|
| FIELD | Reserved | T1I | TOI | U0RXI | U0TXI | Reserved | Reserved | ADCI |
| RESET | 0        | 0   | 0   | 0     | 0     | 0        | 0        | 0    |
| R/W   | R/W      | R/W | R/W | R/W   | R/W   | R/W      | R/W      | R/W  |
| ADDR  |          |     |     | FC    | 0H    |          |          |      |

Reserved—Must be 0.

T1I—Timer 1 Interrupt Request

0 =No interrupt request is pending for Timer 1.

1 = An interrupt request from Timer 1 is awaiting service.

T0I—Timer 0 Interrupt Request

0 =No interrupt request is pending for Timer 0.

1 = An interrupt request from Timer 0 is awaiting service.

U0RXI—UART 0 Receiver Interrupt Request

0 = No interrupt request is pending for the UART 0 receiver.

1 = An interrupt request from the UART 0 receiver is awaiting service.

U0TXI—UART 0 Transmitter Interrupt Request

0 = No interrupt request is pending for the UART 0 transmitter.

1 = An interrupt request from the UART 0 transmitter is awaiting service.

ADCI—ADC Interrupt Request

0 = No interrupt request is pending for the Analog-to-Digital Converter.

1 = An interrupt request from the Analog-to-Digital Converter is awaiting service.

# **Interrupt Request 1 Register**

The Interrupt Request 1 (IRQ1) register (Table 35) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 1 register to determine if any interrupt requests are pending.

Table 35. Interrupt Request 1 Register (IRQ1)

| BITS  | 7     | 6     | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|-------|-------|------|------|------|------|------|------|
| FIELD | PA7VI | PA6CI | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |
| RESET | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W   | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| ADDR  |       |       |      | FC   | 3H   |      |      |      |

PA7VI—Port A7 Interrupt Request

0 = No interrupt request is pending for GPIO Port A

1 = An interrupt request from GPIO Port A or LVD.

PA6CI—Port A6 or Comparator Interrupt Request

0 = No interrupt request is pending for GPIO Port A or Comparator.

1 = An interrupt request from GPIO Port A or Comparator.

PAxI—Port A Pin x Interrupt Request

0 = No interrupt request is pending for GPIO Port A pin x.

1 =An interrupt request from GPIO Port A pin x is awaiting service.

where x indicates the specific GPIO Port pin number (0-5).

# **Interrupt Request 2 Register**

The Interrupt Request 2 (IRQ2) register (Table 36) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 2 register to determine if any interrupt requests are pending.

Table 36. Interrupt Request 2 Register (IRQ2)

| BITS  | 7   | 6    | 5     | 4   | 3    | 2    | 1    | 0    |
|-------|-----|------|-------|-----|------|------|------|------|
| FIELD |     | Rese | erved |     | PC3I | PC2I | PC1I | PC0I |
| RESET | 0   | 0    | 0     | 0   | 0    | 0    | 0    | 0    |
| R/W   | R/W | R/W  | R/W   | R/W | R/W  | R/W  | R/W  | R/W  |
| ADDR  |     |      |       | FC  | 6H   |      |      |      |

Reserved—Must be 0.

PCxI—Port C Pin x Interrupt Request

0 = No interrupt request is pending for GPIO Port C pin x.

1 = An interrupt request from GPIO Port C pin x is awaiting service.

where x indicates the specific GPIO Port C pin number (0-3).

## IRQ0 Enable High and Low Bit Registers

Table 37 describes the priority control for IRQ0. The IRQ0 Enable High and Low Bit registers (Tables 38 and 39) form a priority encoded enabling for interrupts in the Interrupt Request 0 register. Priority is generated by setting bits in each register.

Table 37. IRQ0 Enable and Priority Encoding

| IRQ0ENH[x] | IRQ0ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Nominal     |
| 1          | 1          | Level 3  | High        |

where x indicates the register bits from 0–7.

Table 38. IRQ0 Enable High Bit Register (IRQ0ENH)

| BITS  | 7        | 6                       | 5     | 4      | 3      | 2        | 1        | 0      |  |  |
|-------|----------|-------------------------|-------|--------|--------|----------|----------|--------|--|--|
| FIELD | Reserved | T1ENH                   | T0ENH | U0RENH | U0TENH | Reserved | Reserved | ADCENH |  |  |
| RESET | 0        | 0                       | 0     | 0      | 0      | 0        | 0        | 0      |  |  |
| R/W   | R/W      | R/W R/W R/W R/W R/W R/W |       |        |        |          |          |        |  |  |
| ADDR  |          | FC1H                    |       |        |        |          |          |        |  |  |

Reserved—Must be 0.

T1ENH—Timer 1 Interrupt Request Enable High Bit

T0ENH—Timer 0 Interrupt Request Enable High Bit

U0RENH—UART 0 Receive Interrupt Request Enable High Bit

U0TENH—UART 0 Transmit Interrupt Request Enable High Bit

ADCENH—ADC Interrupt Request Enable High Bit

Table 39. IRQ0 Enable Low Bit Register (IRQ0ENL)

| BITS  | 7        | 6                     | 5     | 4      | 3      | 2        | 1        | 0      |  |  |  |
|-------|----------|-----------------------|-------|--------|--------|----------|----------|--------|--|--|--|
| FIELD | Reserved | T1ENL                 | T0ENL | U0RENL | U0TENL | Reserved | Reserved | ADCENL |  |  |  |
| RESET | 0        | 0                     | 0     | 0      | 0      | 0        | 0        | 0      |  |  |  |
| R/W   | R        | R R/W R/W R/W R R R/W |       |        |        |          |          |        |  |  |  |
| ADDR  |          | FC2H                  |       |        |        |          |          |        |  |  |  |

Reserved—Must be 0.

T1ENL—Timer 1 Interrupt Request Enable Low Bit

TOENL—Timer 0 Interrupt Request Enable Low Bit

U0RENL—UART 0 Receive Interrupt Request Enable Low Bit

U0TENL—UART 0 Transmit Interrupt Request Enable Low Bit

ADCENL—ADC Interrupt Request Enable Low Bit

## IRQ1 Enable High and Low Bit Registers

Table 40 describes the priority control for IRQ1. The IRQ1 Enable High and Low Bit registers (Tables 41 and 42) form a priority encoded enabling for interrupts in the Interrupt Request 1 register. Priority is generated by setting bits in each register.

Table 40. IRQ1 Enable and Priority Encoding

| IRQ1ENH[x] | IRQ1ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Nominal     |
| 1          | 1          | Level 3  | High        |

where *x* indicates the register bits from 0–7.

Table 41. IRQ1 Enable High Bit Register (IRQ1ENH)

| BITS  | 7       | 6                       | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|-------|---------|-------------------------|--------|--------|--------|--------|--------|--------|--|--|
| FIELD | PA7VENH | PA6CENH                 | PA5ENH | PA4ENH | PA3ENH | PA2ENH | PA1ENH | PA0ENH |  |  |
| RESET | 0       | 0                       | 0      | 0      | 0      | 0      | 0      | 0      |  |  |
| R/W   | R/W     | R/W R/W R/W R/W R/W R/W |        |        |        |        |        |        |  |  |
| ADDR  |         | FC4H                    |        |        |        |        |        |        |  |  |

PA7VENH—Port A Bit[7] Interrupt Request Enable High Bit

PA6CENH—Port A Bit[7] or Comparator Interrupt Request Enable High Bit

PAxENH—Port A Bit[x] Interrupt Request Enable High Bit

Refer to the Shared Interrupt register for selection of Port A as the interrupt source.

Table 42. IRQ1 Enable Low Bit Register (IRQ1ENL)

| BITS  | 7       | 6                           | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|-------|---------|-----------------------------|--------|--------|--------|--------|--------|--------|--|--|
| FIELD | PA7VENL | PA6CENL                     | PA5ENL | PA4ENL | PA3ENL | PA2ENL | PA1ENL | PA0ENL |  |  |
| RESET | 0       | 0                           | 0      | 0      | 0      | 0      | 0      | 0      |  |  |
| R/W   | R/W     | R/W R/W R/W R/W R/W R/W R/W |        |        |        |        |        |        |  |  |
| ADDR  |         | FC5H                        |        |        |        |        |        |        |  |  |

PA7VENH—Port A Bit[7] Interrupt Request Enable Low Bit PA6CENH—Port A Bit[6] or Comparator Interrupt Request Enable Low Bit PAxENL—Port A Bit[x] Interrupt Request Enable Low Bit

## IRQ2 Enable High and Low Bit Registers

Table 43 describes the priority control for IRQ2. The IRQ2 Enable High and Low Bit registers (Tables 44 and 45) form a priority encoded enabling for interrupts in the Interrupt Request 2 register. Priority is generated by setting bits in each register.

Table 43. IRQ2 Enable and Priority Encoding

| IRQ2ENH[x] | IRQ2ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Nominal     |
| 1          | 1          | Level 3  | High        |

where *x* indicates the register bits from 0–7.

Table 44. IRQ2 Enable High Bit Register (IRQ2ENH)

| BITS  | 7   | 6    | 5     | 4   | 3     | 2     | 1     | 0     |  |  |
|-------|-----|------|-------|-----|-------|-------|-------|-------|--|--|
| FIELD |     | Rese | erved |     | C3ENH | C2ENH | C1ENH | C0ENH |  |  |
| RESET | 0   | 0    | 0     | 0   | 0     | 0     | 0     | 0     |  |  |
| R/W   | R/W | R/W  | R/W   | R/W | R/W   | R/W   | R/W   | R/W   |  |  |
| ADDR  |     | FC7H |       |     |       |       |       |       |  |  |

Reserved—Must be 0.

C3ENH—Port C3 Interrupt Request Enable High Bit C2ENH—Port C2 Interrupt Request Enable High Bit

C1ENH—Port C1 Interrupt Request Enable High Bit C0ENH—Port C0 Interrupt Request Enable High Bit

Table 45. IRQ2 Enable Low Bit Register (IRQ2ENL)

| BITS  | 7               | 6    | 5     | 4 | 3     | 2     | 1     | 0     |  |  |
|-------|-----------------|------|-------|---|-------|-------|-------|-------|--|--|
| FIELD |                 | Rese | erved |   | C3ENL | C2ENL | C1ENL | C0ENL |  |  |
| RESET | 0               | 0    | 0     | 0 | 0     | 0     | 0     | 0     |  |  |
| R/W   | R/W R/W R/W R/W |      |       |   |       |       | R/W   | R/W   |  |  |
| ADDR  |                 | FC8H |       |   |       |       |       |       |  |  |

Reserved—Must be 0.

C3ENL—Port C3 Interrupt Request Enable Low Bit

C2ENL—Port C2 Interrupt Request Enable Low Bit

C1ENL—Port C1 Interrupt Request Enable Low Bit

C0ENL—Port C0 Interrupt Request Enable Low Bit

## **Interrupt Edge Select Register**

The Interrupt Edge Select (IRQES) register (Table 46) determines whether an interrupt is generated for the rising edge or falling edge on the selected GPIO Port A or Port D input pin.

Table 46. Interrupt Edge Select Register (IRQES)

| BITS  | 7    | 6                           | 5    | 4    | 3    | 2    | 1    | 0    |  |  |  |
|-------|------|-----------------------------|------|------|------|------|------|------|--|--|--|
| FIELD | IES7 | IES6                        | IES5 | IES4 | IES3 | IES2 | IES1 | IES0 |  |  |  |
| RESET | 0    | 0                           | 0    | 0    | 0    | 0    | 0    | 0    |  |  |  |
| R/W   | R/W  | R/W R/W R/W R/W R/W R/W R/W |      |      |      |      |      |      |  |  |  |
| ADDR  |      | FCDH                        |      |      |      |      |      |      |  |  |  |

IES*x*—Interrupt Edge Select *x* 

0 = An interrupt request is generated on the falling edge of the PAx input or PDx.

1 = An interrupt request is generated on the rising edge of the PAx input PDx.

where *x* indicates the specific GPIO Port pin number (0 through 7).

## **Shared Interrupt Select Register**

The Shared Interrupt Select (IRQSS) register (Table 47) determines the source of the PADxS interrupts. The Shared Interrupt Select register selects between Port A and alternate sources for the individual interrupts.

60

Because these shared interrupts are edge-triggered, it is possible to generate an interrupt just by switching from one shared source to another. For this reason, an interrupt must be disabled before switching between sources.

Table 47. Shared Interrupt Select Register (IRQSS)

| BITS  | 7        | 6     | 5        | 4                   | 3 | 2 | 1 | 0 |  |  |
|-------|----------|-------|----------|---------------------|---|---|---|---|--|--|
| FIELD | Reserved | PA6CS | Reserved |                     |   |   |   |   |  |  |
| RESET | 0        | 0     | 0        | 0 0 0 0 0           |   |   |   |   |  |  |
| R/W   | R/W      | R/W   | R/W      | R/W R/W R/W R/W R/W |   |   |   |   |  |  |
| ADDR  |          | FCEH  |          |                     |   |   |   |   |  |  |

PA6CS—PA6/Comparator Selection

0 = PA6 is used for the interrupt for PA6CS interrupt request.

1 = The Comparator is used for the interrupt for PA6CS interrupt request.

Reserved—Must be 0.

## **Interrupt Control Register**

The Interrupt Control (IRQCTL) register (Table 48) contains the master enable bit for all interrupts.

Table 48. Interrupt Control Register (IRQCTL)

| BITS  | 7    | 6    | 5           | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|------|------|-------------|---|---|---|---|---|--|--|
| FIELD | IRQE |      | Reserved    |   |   |   |   |   |  |  |
| RESET | 0    | 0    | 0 0 0 0 0 0 |   |   |   |   |   |  |  |
| R/W   | R/W  | R    | R R R R R   |   |   |   |   |   |  |  |
| ADDR  |      | FCFH |             |   |   |   |   |   |  |  |

IRQE—Interrupt Request Enable

This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, or by a direct register write of a 1 to this bit. It is reset to 0 by executing a DI instruction, eZ8 CPU acknowledgement of an interrupt request, Reset or by a direct register write of a 0 to this bit.

0 =Interrupts are disabled.

1 = Interrupts are enabled.

Reserved—Must be 0.

## **Timers**

#### Overview

These Z8 Encore!® 4K Series products contain up to two 16-bit reloadable timers that can be used for timing, event counting, or generation of pulse-width modulated (PWM) signals. The timers' features include:

- 16-bit reload counter
- Programmable prescaler with prescale values from 1 to 128
- PWM output generation
- Capture and compare capability
- External input pin for timer input, clock gating, or capture signal. External input pin signal frequency is limited to a maximum of one-fourth the system clock frequency.
- Timer output pin
- Timer interrupt

In addition to the timers described in this chapter, the Baud Rate Generator of the UART (if unused) may also provide basic timing functionality. Refer to chapter "UART" on page 87 for information about using the Baud Rate Generator as an additional timer.

## **Architecture**

Figure 9 illustrates the architecture of the timers.



Figure 9.Timer Block Diagram

## **Operation**

The timers are 16-bit up-counters. Minimum time-out delay is set by loading the value 0001H into the Timer Reload High and Low Byte registers and setting the prescale value to 1. Maximum time-out delay is set by loading the value 0000H into the Timer Reload High and Low Byte registers and setting the prescale value to 128. If the Timer reaches FFFFH, the timer rolls over to 0000H and continues counting.

## **Timer Operating Modes**

The timers can be configured to operate in the following modes:

#### **ONE-SHOT Mode**

In ONE-SHOT mode, the timer counts up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the Reload value, the timer generates an interrupt and the count value in the Timer High and Low Byte registers is reset to 0001H. The timer is automatically disabled and stops counting.

Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state for one system clock cycle (from Low to High or from High to Low) upon timer Reload. If

it is appropriate to have the Timer Output make a state change at a One-Shot time-out (rather than a single cycle pulse), first set the TPOL bit in the Timer Control Register to the start value before enabling ONE-SHOT mode. After starting the timer, set TPOL to the opposite bit value.

The steps for configuring a timer for ONE-SHOT mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for ONE-SHOT mode.
  - Set the prescale value.
  - Set the initial output level (High or Low) if using the Timer Output alternate function.
- 2. Write to the Timer High and Low Byte registers to set the starting count value.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer and initiate counting.

In ONE-SHOT mode, the system clock always provides the timer input. The timer period is given by the following equation:

One-Shot Mode Time-Out Period (s) =  $\frac{(Reload\ Value - Start\ Value) \times Prescale}{System\ Clock\ Frequency\ (Hz)}$ 

#### **CONTINUOUS Mode**

In CONTINUOUS mode, the timer counts up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer Reload.

The steps for configuring a timer for CONTINUOUS mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for CONTINUOUS mode.
  - Set the prescale value.

- If using the Timer Output alternate function, set the initial output level (High or
- 2. Write to the Timer High and Low Byte registers to set the starting count value (usually 0001H). This action only affects the first pass in CONTINUOUS mode. After the first timer Reload in CONTINUOUS mode, counting always begins at the reset value of 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. Enable the timer interrupt (if appropriate) and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin (if using the Timer Output function) for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer and initiate counting.

In CONTINUOUS mode, the system clock always provides the timer input. The timer period is given by the following equation:

Continuous Mode Time-Out Period (s) =  $\frac{\text{Reload Value} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$ 

If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, use the ONE-SHOT mode equation to determine the first time-out period.

#### **COUNTER Mode**

In COUNTER mode, the timer counts input transitions from a GPIO port pin. The timer input is taken from the GPIO Port pin Timer Input alternate function. The TPOL bit in the Timer Control Register selects whether the count occurs on the rising edge or the falling edge of the Timer Input signal. In COUNTER mode, the prescaler is disabled.



**Caution:** The input frequency of the Timer Input signal must not exceed one-fourth the system clock frequency.

Upon reaching the Reload value stored in the Timer Reload High and Low Byte registers, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer Reload.

The steps for configuring a timer for COUNTER mode and initiating the count are as fol-

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for COUNTER mode

- 65
- Select either the rising edge or falling edge of the Timer Input signal for the count.
  This selection also sets the initial logic level (High or Low) for the Timer Output
  alternate function. However, the Timer Output function is not required to be
  enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in COUNTER mode. After the first timer Reload in COUNTER mode, counting always begins at the reset value of 0001H. In COUNTER mode the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control register to enable the timer.

In COUNTER mode, the number of Timer Input transitions since the timer start is given by the following equation:

**Counter Mode Timer Input Transitions = Current Count Value – Start Value** 

#### **COMPARATOR COUNTER Mode**

In COMPARATOR COUNTER mode, the timer counts input transitions from the analog comparator output. The TPOL bit in the Timer Control Register selects whether the count occurs on the rising edge or the falling edge of the comparator output signal. In COMPARATOR COUNTER mode, the prescaler is disabled.



**Caution:** The frequency of the comparator output signal must not exceed one-fourth the system clock frequency.

After reaching the Reload value stored in the Timer Reload High and Low Byte registers, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer Reload.

The steps for configuring a timer for COMPARATOR COUNTER mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for COMPARATOR COUNTER mode

- Select either the rising edge or falling edge of the comparator output signal for the count. This also sets the initial logic level (High or Low) for the Timer Output alternate function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This action only affects the first pass in COMPARATOR COUNTER mode. After the first timer Reload in COMPARATOR COUNTER mode, counting always begins at the reset value of 0001H. Generally, in COMPARATOR COUNTER mode the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer.

In COMPARATOR COUNTER mode, the number of comparator output transitions since the timer start is given by the following equation:

Comparator Output Transitions = Current Count Value – Start Value

#### **PWM SINGLE OUTPUT Mode**

In PWM SINGLE OUTPUT mode, the timer outputs a Pulse-Width Modulator (PWM) output signal through a GPIO Port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the Reload value and is reset to 0001H.

If the TPOL bit in the Timer Control register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the Reload value and is reset to 0001H.

The steps for configuring a timer for PWM Single Output mode and initiating the PWM operation are as follows:

67

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for PWM mode.
  - Set the prescale value.
  - Set the initial logic level (High or Low) and PWM High/Low transition for the Timer Output alternate function.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). This only affects the first pass in PWM mode. After the first timer reset in PWM mode, counting always begins at the reset value of 0001H.
- 3. Write to the PWM High and Low Byte registers to set the PWM value.
- 4. Write to the Timer Reload High and Low Byte registers to set the Reload value (PWM period). The Reload value must be greater than the PWM value.
- 5. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 6. Configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control register to enable the timer and initiate counting.

The PWM period is represented by the following equation:

PWM Period (s) = 
$$\frac{\text{Reload Value} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$$

If an initial starting value other than <code>0001H</code> is loaded into the Timer High and Low Byte registers, use the ONE-SHOT mode equation to determine the first PWM time-out period.

If TPOL is set to 0, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) = 
$$\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$$

If TPOL is set to 1, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) = 
$$\frac{PWM \ Value}{Reload \ Value} \times 100$$

#### **PWM Dual Output Mode**

In PWM DUAL OUTPUT mode, the timer outputs a Pulse-Width Modulated (PWM) output signal pair (basic PWM signal and its complement) through two GPIO Port pins. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value

stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to <code>0001H</code> and counting resumes.

If the TPOL bit in the Timer Control register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the Reload value and is reset to 0001H.

If the TPOL bit in the Timer Control register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the Reload value and is reset to 0001H.

The timer also generates a second PWM output signal Timer Output Complement. The Timer Output Complement is the complement of the Timer Output PWM signal. A programmable deadband delay can be configured to time delay (0 to 128 system clock cycles) PWM output transitions on these two pins from a low to a high (inactive to active). This ensures a time gap between the deassertion of one PWM output to the assertion of its complement.

The steps for configuring a timer for PWM Dual Output mode and initiating the PWM operation are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for PWM Dual Output mode. Setting the mode also involves writing to TMODEHI bit in TxCTL1 register.
  - Set the prescale value.
  - Set the initial logic level (High or Low) and PWM High/Low transition for the Timer Output alternate function.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). This only affects the first pass in PWM mode. After the first timer reset in PWM mode, counting always begins at the reset value of 0001H.
- 3. Write to the PWM High and Low Byte registers to set the PWM value.
- 4. Write to the PWM Control register to set the PWM dead band delay value. The deadband delay must be less than the duration of the positive phase of the PWM signal (as defined by the PWM high and low byte registers). It must also be less than the duration of the negative phase of the PWM signal (as defined by the difference between the PWM registers and the Timer Reload registers).
- 5. Write to the Timer Reload High and Low Byte registers to set the Reload value (PWM period). The Reload value must be greater than the PWM value.

- 6. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 7. Configure the associated GPIO port pin for the Timer Output and Timer Output Complement alternate functions. The Timer Output Complement function is shared with the Timer Input function for both timers. Setting the timer mode to Dual PWM automatically switches the function from Timer In to Timer Out Complement.
- 8. Write to the Timer Control register to enable the timer and initiate counting.

The PWM period is represented by the following equation:

$$PWM \ Period \ (s) \ = \ \frac{Reload \ Value \times Prescale}{System \ Clock \ Frequency \ (Hz)}$$

If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, the ONE-SHOT mode equation determines the first PWM time-out period.

If TPOL is set to 0, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) = 
$$\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$$

If TPOL is set to 1, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) = 
$$\frac{\text{PWM Value}}{\text{Reload Value}} \times 100$$

#### **CAPTURE Mode**

In CAPTURE mode, the current timer count value is recorded when the appropriate external Timer Input transition occurs. The Capture count value is written to the Timer PWM High and Low Byte Registers. The timer input is the system clock. The TPOL bit in the Timer Control register determines if the Capture occurs on a rising edge or a falling edge of the Timer Input signal. When the Capture event occurs, an interrupt is generated and the timer continues counting. The INPCAP bit in TxCTL1 register is set to indicate the timer interrupt is because of an input capture event.

The timer continues counting up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt and continues counting. The INPCAP bit in TxCTL1 register clears indicating the timer interrupt is not because of an input capture event.

The steps for configuring a timer for CAPTURE mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for CAPTURE mode.
  - Set the prescale value.
  - Set the Capture edge (rising or falling) for the Timer Input.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. Clear the Timer PWM High and Low Byte registers to 0000H. Clearing these registers allows user software to determine if interrupts were generated by either a capture event or a reload. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt was generated by a Reload.
- 5. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both input capture and reload events. If appropriate, configure the timer interrupt to be generated only at the input capture event or the reload event by setting TICONFIG field of the TxCTL1 register.
- 6. Configure the associated GPIO port pin for the Timer Input alternate function.
- 7. Write to the Timer Control register to enable the timer and initiate counting.

In CAPTURE mode, the elapsed time from timer start to Capture event can be calculated using the following equation:

Capture Elapsed Time (s) =  $\frac{(Capture\ Value - Start\ Value) \times Prescale}{System\ Clock\ Frequency\ (Hz)}$ 

#### **CAPTURE RESTART Mode**

In CAPTURE RESTART mode, the current timer count value is recorded when the acceptable external Timer Input transition occurs. The Capture count value is written to the Timer PWM High and Low Byte Registers. The timer input is the system clock. The TPOL bit in the Timer Control register determines if the Capture occurs on a rising edge or a falling edge of the Timer Input signal. When the Capture event occurs, an interrupt is generated and the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. The INPCAP bit in TxCTL1 register is set to indicate the timer interrupt is because of an input capture event.

If no Capture event occurs, the timer counts up to the 16-bit Compare value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. The INPCAP bit in TxCTL1 register is cleared to indicate the timer interrupt is not caused by an input capture event.

The steps for configuring a timer for CAPTURE RESTART mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for CAPTURE RESTART mode. Setting the mode also involves writing to TMODEH1 bit in TxCTL1 register.
  - Set the prescale value.
  - Set the Capture edge (rising or falling) for the Timer Input.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. Clear the Timer PWM High and Low Byte registers to 0000H. This allows user software to determine if interrupts were generated by either a capture event or a reload. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt was generated by a Reload.
- 5. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both input capture and reload events. If appropriate, configure the timer interrupt to be generated only at the input capture event or the reload event by setting TICONFIG field of the TxCTL1 register.
- 6. Configure the associated GPIO port pin for the Timer Input alternate function.
- 7. Write to the Timer Control register to enable the timer and initiate counting.

In CAPTURE mode, the elapsed time from timer start to Capture event can be calculated using the following equation:

Capture Elapsed Time (s) = 
$$\frac{(Capture\ Value - Start\ Value) \times Prescale}{System\ Clock\ Frequency\ (Hz)}$$

#### **COMPARE Mode**

In COMPARE mode, the timer counts up to the 16-bit maximum Compare value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the Compare value, the timer generates an interrupt and counting continues (the timer value is not reset to 0001H). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) upon Compare.

If the Timer reaches FFFFH, the timer rolls over to 0000H and continue counting.

The steps for configuring a timer for COMPARE mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for Compare mode.
  - Set the prescale value.
  - Set the initial logic level (High or Low) for the Timer Output alternate function, if appropriate.
- 2. Write to the Timer High and Low Byte registers to set the starting count value.
- 3. Write to the Timer Reload High and Low Byte registers to set the Compare value.
- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer and initiate counting.

In Compare mode, the system clock always provides the timer input. The Compare time can be calculated by the following equation:

$$Compare\ Mode\ Time\ (s)\ =\ \frac{(Compare\ Value-Start\ Value)\times Prescale}{System\ Clock\ Frequency\ (Hz)}$$

#### **GATED Mode**

In GATED mode, the timer counts only when the Timer Input signal is in its active state (asserted), as determined by the TPOL bit in the Timer Control register. When the Timer Input signal is asserted, counting begins. A timer interrupt is generated when the Timer Input signal is deasserted or a timer reload occurs. To determine if a Timer Input signal deassertion generated the interrupt, read the associated GPIO input value and compare to the value stored in the TPOL bit.

The timer counts up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. When reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes (assuming the Timer Input signal remains asserted). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer reset.

The steps for configuring a timer for GATED mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for Gated mode.
  - Set the prescale value.

- 2. Write to the Timer High and Low Byte registers to set the starting count value. Writing these registers only affects the first pass in GATED mode. After the first timer reset in GATED mode, counting always begins at the reset value of 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both input deassertion and reload events. If appropriate, configure the timer interrupt to be generated only at the input deassertion event or the reload event by setting TICONFIG field of the TxCTL1 register.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. Write to the Timer Control register to enable the timer.
- 7. Assert the Timer Input signal to initiate the counting.

#### **CAPTURE/COMPARE Mode**

In CAPTURE/COMPARE mode, the timer begins counting on the first external Timer Input transition. The acceptable transition (rising edge or falling edge) is set by the TPOL bit in the Timer Control Register. The timer input is the system clock.

Every subsequent acceptable transition (after the first) of the Timer Input signal captures the current count value. The Capture value is written to the Timer PWM High and Low Byte Registers. When the Capture event occurs, an interrupt is generated, the count value in the Timer High and Low Byte registers is reset to 0001H, and counting resumes. The INPCAP bit in TxCTL1 register is set to indicate the timer interrupt is caused by an input capture event.

If no Capture event occurs, the timer counts up to the 16-bit Compare value stored in the Timer Reload High and Low Byte registers. Upon reaching the Compare value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. The INPCAP bit in TxCTL1 register is cleared to indicate the timer interrupt is not because of an input capture event.

The steps for configuring a timer for CAPTURE/COMPARE mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for CAPTURE/COMPARE mode.
  - Set the prescale value.
  - Set the Capture edge (rising or falling) for the Timer Input.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the Compare value.

- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt are generated for both input capture and reload events. If appropriate, configure the timer interrupt to be generated only at the input capture event or the reload event by setting TICONFIG field of the TxCTL1 register.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. Write to the Timer Control register to enable the timer.
- 7. Counting begins on the first appropriate transition of the Timer Input signal. No interrupt is generated by this first edge.

In CAPTURE/COMPARE mode, the elapsed time from timer start to Capture event can be calculated using the following equation:

$$Capture\ Elapsed\ Time\ (s)\ =\ \frac{(Capture\ Value-Start\ Value)\times Prescale}{System\ Clock\ Frequency\ (Hz)}$$

## **Reading the Timer Count Values**

The current count value in the timers can be read while counting (enabled). This capability has no effect on timer operation. When the timer is enabled and the Timer High Byte register is read, the contents of the Timer Low Byte register are placed in a holding register. A subsequent read from the Timer Low Byte register returns the value in the holding register. This operation allows accurate reads of the full 16-bit timer count value while enabled. When the timers are not enabled, a read from the Timer Low Byte register returns the actual value in the counter.

## **Timer Pin Signal Operation**

Timer Output is a GPIO Port pin alternate function. The Timer Output is toggled every time the counter is reloaded.

The timer input can be used as a selectable counting source. It shares the same pin as the complementary timer output. When selected by the GPIO Alternate Function Registers, this pin functions as a timer input in all modes except for the DUAL PWM OUTPUT mode. For this mode, there is no timer input available.

## **Timer Control Register Definitions**

### Timer 0-1 High and Low Byte Registers

The Timer 0–1 High and Low Byte (TxH and TxL) registers (Tables 49 and 39) contain the current 16-bit timer count value. When the timer is enabled, a read from TxH causes the value in TxL to be stored in a temporary holding register. A read from TxL always returns this temporary register when the timers are enabled. When the timer is disabled, reads from the TxL reads the register directly.

Writing to the Timer High and Low Byte registers while the timer is enabled is not recommended. There are no temporary holding registers available for write operations, so simultaneous 16-bit writes are not possible. If either the Timer High or Low Byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value.

Table 49. Timer 0-1 High Byte Register (TxH)

| BITS  | 7   | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|-----|-------------------------|---|---|---|---|---|---|--|--|
| FIELD |     | TH                      |   |   |   |   |   |   |  |  |
| RESET | 0   | 0 0 0 0 0 0 0           |   |   |   |   |   |   |  |  |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |  |  |
| ADDR  |     | F00H, F08H              |   |   |   |   |   |   |  |  |

Table 50. Timer 0–1 Low Byte Register (TxL)

| BITS  | 7   | 6                       | 5 | 4     | 3    | 2 | 1 | 0 |  |  |
|-------|-----|-------------------------|---|-------|------|---|---|---|--|--|
| FIELD |     | TL                      |   |       |      |   |   |   |  |  |
| RESET | 0   | 0 0 0 0 0 0 1           |   |       |      |   |   |   |  |  |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W |   |       |      |   |   |   |  |  |
| ADDR  |     |                         |   | F01H, | F09H |   |   |   |  |  |

TH and TL—Timer High and Low Bytes

These 2 bytes, {TH[7:0], TL[7:0]}, contain the current 16-bit timer count value.

## **Timer Reload High and Low Byte Registers**

The Timer 0–1 Reload High and Low Byte (TxRH and TxRL) registers (Tables 51 and 41) store a 16-bit reload value, {TRH[7:0], TRL[7:0]}. Values written to the Timer Reload High Byte register are stored in a temporary holding register. When a write to the Timer Reload Low Byte register occurs, the temporary holding register value is written to the Timer High Byte register. This operation allows simultaneous updates of the 16-bit Timer

Reload value.

In COMPARE mode, the Timer Reload High and Low Byte registers store the 16-bit Compare value.

Table 51. Timer 0–1 Reload High Byte Register (TxRH)

| BITS  | 7   | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|-----|-------------------------|---|---|---|---|---|---|--|--|--|
| FIELD |     | TRH                     |   |   |   |   |   |   |  |  |  |
| RESET | 1   | 1 1 1 1 1 1 1           |   |   |   |   |   |   |  |  |  |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |  |  |  |
| ADDR  |     | F02H, F0AH              |   |   |   |   |   |   |  |  |  |

Table 52. Timer 0–1 Reload Low Byte Register (TxRL)

| BITS  | 7   | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|-----|-------------------------|---|---|---|---|---|---|--|--|--|
| FIELD |     | TRL                     |   |   |   |   |   |   |  |  |  |
| RESET | 1   | 1 1 1 1 1 1 1           |   |   |   |   |   |   |  |  |  |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |  |  |  |
| ADDR  |     | F03H, F0BH              |   |   |   |   |   |   |  |  |  |

TRH and TRL—Timer Reload Register High and Low

These two bytes form the 16-bit Reload value, {TRH[7:0], TRL[7:0]}. This value sets the maximum count value which initiates a timer reload to 0001H. In Compare mode, these two bytes form the 16-bit Compare value.

## Timer 0-1 PWM High and Low Byte Registers

The Timer 0-1 PWM High and Low Byte (TxPWMH and TxPWML) registers (Tables 53 and 43) control Pulse-Width Modulator (PWM) operations. These registers also store the Capture values for the CAPTURE and CAPTURE/COMPARE modes.

Table 53. Timer 0–1 PWM High Byte Register (TxPWMH)

| BITS  | 7   | 6                       | 5 | 4     | 3    | 2 | 1 | 0 |  |  |
|-------|-----|-------------------------|---|-------|------|---|---|---|--|--|
| FIELD |     | PWMH                    |   |       |      |   |   |   |  |  |
| RESET | 0   | 0 0 0 0 0 0 0           |   |       |      |   |   |   |  |  |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W |   |       |      |   |   |   |  |  |
| ADDR  |     |                         |   | F04H, | F0CH |   |   |   |  |  |

Table 54. Timer 0-1 PWM Low Byte Register (TxPWML)

| BITS  | 7   | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|-----|-------------------------|---|---|---|---|---|---|--|--|--|
| FIELD |     | PWML                    |   |   |   |   |   |   |  |  |  |
| RESET | 0   | 0 0 0 0 0 0 0           |   |   |   |   |   |   |  |  |  |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |  |  |  |
| ADDR  |     | F05H, F0DH              |   |   |   |   |   |   |  |  |  |

PWMH and PWML—Pulse-Width Modulator High and Low Bytes

These two bytes, {PWMH[7:0], PWML[7:0]}, form a 16-bit value that is compared to the current 16-bit timer count. When a match occurs, the PWM output changes state. The PWM output value is set by the TPOL bit in the Timer Control Register (TxCTL1) register.

The TxPWMH and TxPWML registers also store the 16-bit captured timer value when operating in Capture or Capture/Compare modes.

## Timer 0–1 Control Registers

#### Time 0-1 Control Register 0

The Timer Control Register 0 (TxCTL0) and Timer Control Register 1 (TxCTL1) determine the timer operating mode. It also includes a programmable PWM deadband delay, two bits to configure timer interrupt definition, and a status bit to identify if the most recent timer interrupt is caused by an input capture event.

Table 55. Timer 0–1 Control Register 0 (TxCTL0)

| BITS  | 7       | 6          | 5    | 4        | 3   | 2    | 1   | 0   |  |  |  |
|-------|---------|------------|------|----------|-----|------|-----|-----|--|--|--|
| FIELD | TMODEHI | TICO       | NFIG | Reserved |     | PWMD |     |     |  |  |  |
| RESET | 0       | 0          | 0    | 0        | 0   | 0    | 0   | 0   |  |  |  |
| R/W   | R/W     | R/W        | R/W  | R/W      | R/W | R/W  | R/W | R/W |  |  |  |
| ADDR  |         | F06H, F0EH |      |          |     |      |     |     |  |  |  |

TMODEHI—Timer Mode High Bit

This bit along with the TMODE field in TxCTL1 register determines the operating mode of the timer. This is the most significant bit of the Timer mode selection value. See the TxCTL1 register description on the next page for additional details.

TICONFIG—Timer Interrupt Configuration

This field configures timer interrupt definition.

0x = Timer Interrupt occurs on all defined Reload, Compare and Input Events

10 = Timer Interrupt only on defined Input Capture/Deassertion Events

11 = Timer Interrupt only on defined Reload/Compare Events

Reserved—Must be 0.

#### PWMD—PWM Delay value

This field is a programmable delay to control the number of system clock cycles delay before the Timer Output and the Timer Output Complement are forced to their active state.

000 = No delay

001 = 2 cycles delay

010 = 4 cycles delay

011 = 8 cycles delay

100 = 16 cycles delay

101 = 32 cycles delay

110 = 64 cycles delay

111 = 128 cycles delay

#### INPCAP—Input Capture Event

This bit indicates if the most recent timer interrupt is caused by a Timer Input Capture Event.

0 = Previous timer interrupt is not a result of Timer Input Capture Event

1 = Previous timer interrupt is a result of Timer Input Capture Event

#### Timer 0-1 Control Register 1

The Timer 0–1 Control (TxCTL1) registers enable/disable the timers, set the prescaler value, and determine the timer operating mode.

Table 56. Timer 0-1 Control Register 1 (TxCTL1)

| BITS  | 7   | 6          | 5   | 4         | 3   | 2     | 1   | 0   |  |  |
|-------|-----|------------|-----|-----------|-----|-------|-----|-----|--|--|
| FIELD | TEN | TPOL       |     | PRES      |     | TMODE |     |     |  |  |
| RESET | 0   | 0          | 0   | 0 0 0 0 0 |     |       |     |     |  |  |
| R/W   | R/W | R/W        | R/W | R/W       | R/W | R/W   | R/W | R/W |  |  |
| ADDR  |     | F07H, F0FH |     |           |     |       |     |     |  |  |

TEN—Timer Enable

0 = Timer is disabled.

1 = Timer enabled to count.

TPOL—Timer Input/Output Polarity

Operation of this bit is a function of the current operating mode of the timer.

#### **ONE-SHOT mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit.

When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **CONTINUOUS** mode

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **COUNTER** mode

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### PWM SINGLE OUTPUT mode

0 = Timer Output is forced Low (0) when the timer is disabled. When enabled, the Timer Output is forced High (1) upon PWM count match and forced Low (0) upon Reload

1 = Timer Output is forced High (1) when the timer is disabled. When enabled, the Timer Output is forced Low (0) upon PWM count match and forced High (1) upon Reload.

#### **CAPTURE** mode

0 = Count is captured on the rising edge of the Timer Input signal.

1 = Count is captured on the falling edge of the Timer Input signal.

#### **COMPARE** mode

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **GATED** mode

0 = Timer counts when the Timer Input signal is High (1) and interrupts are generated on the falling edge of the Timer Input.

1 = Timer counts when the Timer Input signal is Low (0) and interrupts are generated on the rising edge of the Timer Input.

#### **CAPTURE/COMPARE** mode

0 =Counting is started on the first rising edge of the Timer Input signal. The current count is captured on subsequent rising edges of the Timer Input signal.

1 = Counting is started on the first falling edge of the Timer Input signal. The current count is captured on subsequent falling edges of the Timer Input signal.

#### PWM DUAL OUTPUT mode

0 = Timer Output is forced Low (0) and Timer Output Complement is forced High (1) when the timer is disabled. When enabled, the Timer Output is forced High (1) upon PWM count match and forced Low (0) upon Reload. When enabled, the Timer Output Complement is forced Low (0) upon PWM count match and forced High (1) upon Reload. The PWMD field in TxCTL0 register is a programmable delay to control the

number of cycles time delay before the Timer Output and the Timer Output Complement is forced to High (1).

1 = Timer Output is forced High (1) and Timer Output Complement is forced Low (0) when the timer is disabled. When enabled, the Timer Output is forced Low (0) upon PWM count match and forced High (1) upon Reload. When enabled, the Timer Output Complement is forced High (1) upon PWM count match and forced Low (0) upon Reload. The PWMD field in TxCTL0 register is a programmable delay to control the number of cycles time delay before the Timer Output and the Timer Output Complement is forced to Low (0).

#### **CAPTURE RESTART mode**

0 =Count is captured on the rising edge of the Timer Input signal.

1 = Count is captured on the falling edge of the Timer Input signal.

#### **COMPARATOR COUNTER mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.



Caution: When the Timer Output alternate function TxOUT on a GPIO port pin is enabled, Tx-OUT will change to whatever state the TPOL bit is in. The timer does not need to be enabled for that to happen. Also, the Port data direction sub register is not needed to be set to output on TxOUT. Changing the TPOL bit with the timer enabled and running does not immediately change the TxOUT.

#### PRES—Prescale value.

The timer input clock is divided by 2<sup>PRES</sup>, where PRES can be set from 0 to 7. The prescaler is reset each time the Timer is disabled. This reset ensures proper clock division each time the Timer is restarted.

000 = Divide by 1

001 = Divide by 2

010 = Divide by 4

011 = Divide by 8

100 = Divide by 16

101 = Divide by 32

110 = Divide by 64

111 = Divide by 128

#### TMODE—Timer mode

This field along with the TMODEHI bit in TxCTL0 register determines the operating mode of the timer. TMODEHI is the most significant bit of the Timer mode selection value.

0000 = One-Shot mode

0001 = Continuous mode

0010 = Counter mode

0011 = PWM Single Output mode

0100 = Capture mode

0101 = Compare mode

0110 = Gated mode

0111 = Capture/Compare mode

1000 = PWM Dual Output mode

1001 = Capture Restart mode

1010 = Comparator Counter Mode

# Watch-Dog Timer

#### Overview

The Watch-Dog Timer (WDT) protects against corrupt or unreliable software, power faults, and other system-level problems which may place the Z8 Encore!<sup>®</sup> 4K Series devices into unsuitable operating states. The Watch-Dog Timer includes the following features:

- On-chip RC oscillator
- A selectable time-out response: reset or interrupt
- 24-bit programmable time-out value

## **Operation**

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets or interrupts the Z8 Encore!<sup>®</sup> 4K Series devices when the WDT reaches its terminal count. The Watch-Dog Timer uses a dedicated on-chip RC oscillator as its clock source. The Watch-Dog Timer operates in only two modes: ON and OFF. Once enabled, it always counts and must be refreshed to prevent a time-out. Perform an enable by executing the WDT instruction or by setting the WDT\_AO Flash Option Bit. The WDT\_AO bit forces the Watch-Dog Timer to operate immediately upon reset, even if a WDT instruction has not been executed.

The Watch-Dog Timer is a 24-bit reloadable downcounter that uses three 8-bit registers in the eZ8 CPU register space to set the reload value. The nominal WDT time-out period is described by the following equation:

WDT Time-out Period (ms) = 
$$\frac{\text{WDT Reload Value}}{10}$$

where the WDT reload value is the decimal value of the 24-bit value given by {WDTU[7:0], WDTH[7:0], WDTL[7:0]} and the typical Watch-Dog Timer RC oscillator frequency is 10KHz. The Watch-Dog Timer cannot be refreshed after it reaches 000002H. The WDT Reload Value must not be set to values below 000004H. Table 57 provides information about approximate time-out delays for the minimum and maximum WDT reload values.

Table 57. Watch-Dog Timer Approximate Time-Out Delays

| WDT Reload Value | WDT Reload Value — | Approximate Time-Out Delay (with 10KHz typical WDT oscillator frequenc |                        |  |  |  |
|------------------|--------------------|------------------------------------------------------------------------|------------------------|--|--|--|
| (Hex)            | (Decimal)          | Typical                                                                | Description            |  |  |  |
| 000004           | 4                  | 400 μs                                                                 | Minimum time-out delay |  |  |  |
| FFFFF            | 16,777,215         | 28 minutes                                                             | Maximum time-out delay |  |  |  |

## **Watch-Dog Timer Refresh**

When first enabled, the Watch-Dog Timer is loaded with the value in the Watch-Dog Timer Reload registers. The Watch-Dog Timer counts down to 000000H unless a WDT instruction is executed by the eZ8 CPU. Execution of the WDT instruction causes the downcounter to be reloaded with the WDT Reload value stored in the Watch-Dog Timer Reload registers. Counting resumes following the reload operation.

When the Z8 Encore!<sup>®</sup> 4K Series devices are operating in DEBUG Mode (using the On-Chip Debugger), the Watch-Dog Timer is continuously refreshed to prevent any Watch-Dog Timer time-outs.

## **Watch-Dog Timer Time-Out Response**

The Watch-Dog Timer times out when the counter reaches <code>00000H</code>. A time-out of the Watch-Dog Timer generates either an interrupt or a system reset. The WDT\_RES Flash Option Bit determines the time-out response of the Watch-Dog Timer. Refer to the chapter <code>"Flash Option Bits"</code> on page 133 for information regarding programming of the WDT\_RES Flash Option Bit.

#### **WDT Interrupt in Normal Operation**

If configured to generate an interrupt when a time-out occurs, the Watch-Dog Timer issues an interrupt request to the interrupt controller and sets the WDT status bit in the Watch-Dog Timer Control register. If interrupts are enabled, the eZ8 CPU responds to the interrupt request by fetching the Watch-Dog Timer interrupt vector and executing code from the vector address. After time-out and interrupt generation, the Watch-Dog Timer counter rolls over to its maximum value of FFFFFH and continues counting. The Watch-Dog Timer counter is not automatically returned to its Reload Value.

The Reset Status Register (page 27) must be read before clearing the WDT interrupt. This read clears the WDT timeout flag and prevents further WDT interrupts for immediately occurring.

#### **WDT Interrupt in STOP Mode**

If configured to generate an interrupt when a time-out occurs and the Z8 Encore!<sup>®</sup> 4K Series are in STOP mode, the Watch-Dog Timer automatically initiates a STOP Mode Recovery and generates an interrupt request. Both the WDT status bit and the STOP bit in the Watch-Dog Timer Control register are set to 1 following a WDT time-out in STOP mode. Refer to the chapter "Reset and STOP Mode Recovery" on page 20 for more information about STOP Mode Recovery.

If interrupts are enabled, following completion of the STOP Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watch-Dog Timer interrupt vector and executing code from the vector address.

### **WDT Reset in NORMAL Operation**

If configured to generate a Reset when a time-out occurs, the Watch-Dog Timer forces the device into the System Reset state. The WDT status bit in the Watch-Dog Timer Control register is set to 1. Refer to the chapter "Reset and STOP Mode Recovery" on page 20 for more information about system reset.

#### **WDT Reset in STOP Mode**

If configured to generate a Reset when a time-out occurs and the device is in STOP mode, the Watch-Dog Timer initiates a STOP Mode Recovery. Both the WDT status bit and the STOP bit in the Watch-Dog Timer Control register are set to 1 following WDT time-out in STOP mode. Refer to the chapter "Reset and STOP Mode Recovery" on page 20 for more information.

## **Watch-Dog Timer Reload Unlock Sequence**

Writing the unlock sequence to the Watch-Dog Timer (WDTCTL) Control register address unlocks the three Watch-Dog Timer Reload Byte registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL register address produce no effect on the bits in the WDTCTL register. The locking mechanism prevents spurious writes to the Reload registers. The following sequence is required to unlock the Watch-Dog Timer Reload Byte registers (WDTU, WDTH, and WDTL) for write access.

- 1. Write 55H to the Watch-Dog Timer Control register (WDTCTL).
- 2. Write AAH to the Watch-Dog Timer Control register (WDTCTL).
- 3. Write the Watch-Dog Timer Reload Upper Byte register (WDTU).
- 4. Write the Watch-Dog Timer Reload High Byte register (WDTH).
- 5. Write the Watch-Dog Timer Reload Low Byte register (WDTL).

85

All three Watch-Dog Timer Reload registers must be written in the order just listed. There must be no other register writes between each of these operations. If a register write occurs, the lock state machine resets and no further writes can occur unless the sequence is restarted. The value in the Watch-Dog Timer Reload registers is loaded into the counter when the Watch-Dog Timer is first enabled and every time a WDT instruction is executed.

## **Watch-Dog Timer Control Register Definitions**

### **Watch-Dog Timer Control Register**

The Watch-Dog Timer Control (WDTCTL) register is a write-only control register. Writing the 55H, AAH unlock sequence to the WDTCTL register address unlocks the three Watch-Dog Timer Reload Byte registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL register address produce no effect on the bits in the WDTCTL register. The locking mechanism prevents spurious writes to the Reload registers.

This register address is shared with the read-only Reset Status Register.

BITS 7 6 5 4 3 2 1 0 **WDTUNLK** FIELD Χ Χ Χ Χ Χ Χ Χ RESET W W W W W W W W R/W FF0H ADDR

Table 58. Watch-Dog Timer Control Register (WDTCTL)

WDTUNLK—Watch-Dog Timer Unlock

The user software must write the correct unlocking sequence to this register before it is allowed to modify the contents of the watch-dog timer reload registers.

## Watch-Dog Timer Reload Upper, High and Low Byte Registers

The Watch-Dog Timer Reload Upper, High and Low Byte (WDTU, WDTH, WDTL) registers (Tables 59 through 61) form the 24-bit reload value that is loaded into the Watch-Dog Timer when a WDT instruction executes. The 24-bit reload value is {WDTU[7:0], WDTH[7:0]}, WDTH[7:0]}. Writing to these registers sets the appropriate Reload Value. Reading from these registers returns the current Watch-Dog Timer count value.



The 24-bit WDT Reload Value must not be set to a value less than 000004H.

Table 59. Watch-Dog Timer Reload Upper Byte Register (WDTU)

| BITS  | 7    | 6                                  | 5     | 4       | 3 | 2 | 1      | 0 |  |  |  |
|-------|------|------------------------------------|-------|---------|---|---|--------|---|--|--|--|
| FIELD |      | WDTU                               |       |         |   |   |        |   |  |  |  |
| RESET | 1    | 1 1 1 1 1 1 1                      |       |         |   |   |        |   |  |  |  |
| R/W   | R/W* | R/W* R/W* R/W* R/W* R/W* R/W* R/W* |       |         |   |   |        |   |  |  |  |
| ADDR  |      | FF1H                               |       |         |   |   |        |   |  |  |  |
|       |      | I                                  | NDT ( | 1 147.1 |   |   | 1 1371 |   |  |  |  |

R/W\* - Read returns the current WDT count value. Write sets the appropriate Reload Value.

WDTU—WDT Reload Upper Byte

Most significant byte (MSB), Bits[23:16], of the 24-bit WDT reload value.

Table 60. Watch-Dog Timer Reload High Byte Register (WDTH)

| BITS  | 7    | 6                                  | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|------|------------------------------------|---|---|---|---|---|---|--|--|--|
| FIELD |      | WDTH                               |   |   |   |   |   |   |  |  |  |
| RESET | 1    | 1 1 1 1 1 1 1                      |   |   |   |   |   |   |  |  |  |
| R/W   | R/W* | R/W* R/W* R/W* R/W* R/W* R/W* R/W* |   |   |   |   |   |   |  |  |  |
| ADDR  |      | FF2H                               |   |   |   |   |   |   |  |  |  |

R/W\* - Read returns the current WDT count value. Write sets the appropriate Reload Value.

WDTH—WDT Reload High Byte

Middle byte, Bits[15:8], of the 24-bit WDT reload value.

Table 61. Watch-Dog Timer Reload Low Byte Register (WDTL)

| BITS      | 7                                                                                         | 6             | 5    | 4    | 3    | 2    | 1    | 0    |  |  |
|-----------|-------------------------------------------------------------------------------------------|---------------|------|------|------|------|------|------|--|--|
| FIELD     | WDTL                                                                                      |               |      |      |      |      |      |      |  |  |
| RESET     | 1                                                                                         | 1 1 1 1 1 1 1 |      |      |      |      |      |      |  |  |
| R/W       | R/W*                                                                                      | R/W*          | R/W* | R/W* | R/W* | R/W* | R/W* | R/W* |  |  |
| ADDR      | FF3H                                                                                      |               |      |      |      |      |      |      |  |  |
| R/W* - Re | R/W* - Read returns the current WDT count value. Write sets the appropriate Reload Value. |               |      |      |      |      |      |      |  |  |

ctaris the current VVD1 count value. Write sets the appropriate reload ve

WDTL-WDT Reload Low

Least significant byte (LSB), Bits[7:0], of the 24-bit WDT reload value.

## **UART**

#### Overview

The Universal Asynchronous Receiver/Transmitter (UART) is a full-duplex communication channel capable of handling asynchronous data transfers. The UART uses a single 8-bit data mode with selectable parity. Features of the UART include:

- 8-bit asynchronous data transfer
- Selectable even- and odd-parity generation and checking
- Option of one or two STOP bits
- Separate transmit and receive interrupts
- Framing, parity, overrun and break detection
- Separate transmit and receive enables
- 16-bit Baud Rate Generator (BRG)
- Selectable MULTIPROCESSOR (9-bit) mode with three configurable interrupt schemes
- Baud Rate Generator timer mode
- Driver Enable output for external bus transceivers

#### **Architecture**

The UART consists of three primary functional blocks: transmitter, receiver, and baud rate generator. The UART's transmitter and receiver function independently, but employ the same baud rate and data format. Figure 10 illustrates the UART architecture.

88



Figure 10.UART Block Diagram

## **Operation**

### **Data Format**

The UART always transmits and receives data in an 8-bit data format, least-significant bit first. An even or odd parity bit can be added to the data stream. Each character begins with an active Low Start bit and ends with either 1 or 2 active High Stop bits. Figures 11 and 12 illustrates the asynchronous data format employed by the UART without parity and with parity, respectively.



Figure 11.UART Asynchronous Data Format without Parity



Figure 12.UART Asynchronous Data Format with Parity

#### **Transmitting Data using the Polled Method**

Follow these steps to transmit data using the polled method of operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the required baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO Port pins for alternate function operation.
- 3. Write to the UART Control 1 register, if MULTIPROCESSOR mode is appropriate, to enable MULTIPROCESSOR (9-bit) mode functions.
- 4. Set the Multiprocessor Mode Select (MPEN) bit to enable MULTIPROCESSOR mode.
- 5. Write to the UART Control 0 register to:
  - Set the transmit enable bit (TEN) to enable the UART for data transmission
  - Set the parity enable bit (PEN), if parity is appropriate and MULTIPROCESSOR mode is not enabled, and select either even or odd parity (PSEL).
  - Set or clear the CTSE bit to enable or disable control from the remote receiver using the CTS pin.

- 6. Check the TDRE bit in the UART Status 0 register to determine if the Transmit Data register is empty (indicated by a 1). If empty, continue to Step 6. If the Transmit Data register is full (indicated by a 0), continue to monitor the TDRE bit until the Transmit Data register becomes available to receive new data.
- 7. Write the UART Control 1 register to select the outgoing address bit.
- 8. Set the Multiprocessor Bit Transmitter (MPBT) if sending an address byte, clear it if sending a data byte.
- 9. Write the data byte to the UART Transmit Data register. The transmitter automatically transfers the data to the Transmit Shift register and transmits the data.
- 10. Make any changes to the Multiprocessor Bit Transmitter (MPBT) value, if appropriate and MULTIPROCESSOR mode is enabled,.
- 11. To transmit additional bytes, return to Step 5.

#### Transmitting Data using the Interrupt-Driven Method

The UART Transmitter interrupt indicates the availability of the Transmit Data register to accept new data for transmission. Follow these steps to configure the UART for interruptdriven data transmission:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the appropriate baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO Port pins for alternate function operation.
- 3. Execute a DI instruction to disable interrupts.
- 4. Write to the Interrupt control registers to enable the UART Transmitter interrupt and set the acceptable priority.
- 5. Write to the UART Control 1 register to enable MULTIPROCESSOR (9-bit) mode functions, if MULTIPROCESSOR mode is appropriate.
- 6. Set the MULTIPROCESSOR Mode Select (MPEN) to Enable MULTIPROCESSOR mode.
- 7. Write to the UART Control 0 register to:
  - Set the transmit enable bit (TEN) to enable the UART for data transmission
  - Enable parity, if appropriate and if MULTIPROCESSOR mode is not enabled, and select either even or odd parity.
  - Set or clear CTSE to enable or disable control from the remote receiver using the CTS pin.
- 8. Execute an EI instruction to enable interrupts.

The UART is now configured for interrupt-driven data transmission. Because the UART Transmit Data register is empty, an interrupt is generated immediately. When the UART Transmit interrupt is detected, the associated interrupt service routine (ISR) performs the following:

- 1. Write the UART Control 1 register to select the multiprocessor bit for the byte to be transmitted:
  - Set the Multiprocessor Bit Transmitter (MPBT) if sending an address byte, clear it if sending a data byte.
- 2. Write the data byte to the UART Transmit Data register. The transmitter automatically transfers the data to the Transmit Shift register and transmits the data.
- 3. Clear the UART Transmit interrupt bit in the applicable Interrupt Request register.
- 4. Execute the IRET instruction to return from the interrupt-service routine and wait for the Transmit Data register to again become empty.

### Receiving Data using the Polled Method

Follow these steps to configure the UART for polled data reception:

- 5. Write to the UART Baud Rate High and Low Byte registers to set an acceptable baud rate for the incoming data stream.
- 6. Enable the UART pin functions by configuring the associated GPIO Port pins for alternate function operation.
- 7. Write to the UART Control 1 register to enable MULTIPROCESSOR mode functions, if appropriate.
- 8. Write to the UART Control 0 register to:
  - Set the receive enable bit (REN) to enable the UART for data reception
  - Enable parity, if appropriate and if Multiprocessor mode is not enabled, and select either even or odd parity.
- 9. Check the RDA bit in the UART Status 0 register to determine if the Receive Data register contains a valid data byte (indicated by a 1). If RDA is set to 1 to indicate available data, continue to Step 5. If the Receive Data register is empty (indicated by a 0), continue to monitor the RDA bit awaiting reception of the valid data.
- 10. Read data from the UART Receive Data register. If operating in MULTIPROCESSOR (9-bit) mode, further actions may be required depending on the MULTIPROCESSOR mode bits MPMD[1:0].
- 11. Return to Step 4 to receive additional data.

## Receiving Data using the Interrupt-Driven Method

The UART Receiver interrupt indicates the availability of new data (as well as error conditions). Follow these steps to configure the UART receiver for interrupt-driven operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the acceptable baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO Port pins for alternate function operation.
- 3. Execute a DI instruction to disable interrupts.
- 4. Write to the Interrupt control registers to enable the UART Receiver interrupt and set the acceptable priority.
- 5. Clear the UART Receiver interrupt in the applicable Interrupt Request register.
- 6. Write to the UART Control 1 Register to enable Multiprocessor (9-bit) mode functions, if appropriate.
  - Set the Multiprocessor Mode Select (MPEN) to Enable MULTIPROCESSOR mode
  - Set the Multiprocessor Mode Bits, MPMD[1:0], to select the acceptable address matching scheme.
  - Configure the UART to interrupt on received data and errors or errors only (interrupt on errors only is unlikely to be useful for Z8 Encore!<sup>®</sup> devices without a DMA block)
- 7. Write the device address to the Address Compare Register (automatic MULTIPROCESSOR modes only).
- 8. Write to the UART Control 0 register to:
  - Set the receive enable bit (REN) to enable the UART for data reception
  - Enable parity, if appropriate and if multiprocessor mode is not enabled, and select either even or odd parity.
- 9. Execute an EI instruction to enable interrupts.

The UART is now configured for interrupt-driven data reception. When the UART Receiver interrupt is detected, the associated interrupt service routine (ISR) performs the following:

- 1. Checks the UART Status 0 register to determine the source of the interrupt error, break, or received data.
- 2. Reads the data from the UART Receive Data register if the interrupt was because of data available. If operating in MULTIPROCESSOR (9-bit) mode, further actions may be required depending on the MULTIPROCESSOR mode bits MPMD[1:0].
- 3. Clears the UART Receiver interrupt in the applicable Interrupt Request register.

93

4. Executes the IRET instruction to return from the interrupt-service routine and await more data.

# Clear To Send (CTS) Operation

The CTS pin, if enabled by the CTSE bit of the UART Control 0 register, performs flow control on the outgoing transmit datastream. The Clear To Send ( $\overline{\text{CTS}}$ ) input pin is sampled one system clock before beginning any new character transmission. To delay transmission of the next data character, an external receiver must deassert  $\overline{\text{CTS}}$  at least one system clock cycle before a new data transmission begins. For multiple character transmissions, this action is typically performed during Stop Bit transmission. If  $\overline{\text{CTS}}$  deasserts in the middle of a character transmission, the current character is sent completely.

# **MULTIPROCESSOR** (9-bit) Mode

The UART has a MULTIPROCESSOR (9-bit) mode that uses an extra (9th) bit for selective communication when a number of processors share a common UART bus. In MULTI-PROCESSOR mode (also referred to as 9-Bit mode), the multiprocessor bit (MP) is transmitted immediately following the 8-bits of data and immediately preceding the Stop bit(s) as illustrated in Figure 13. The character format is:



Figure 13.UART Asynchronous MULTIPROCESSOR Mode Data Format

In MULTIPROCESSOR (9-bit) mode, the Parity bit location (9th bit) becomes the Multiprocessor control bit. The UART Control 1 and Status 1 registers provide MULTIPRO-CESSOR (9-bit) mode control and status information. If an automatic address matching scheme is enabled, the UART Address Compare register holds the network address of the device.

## **MULTIPROCESSOR (9-bit) Mode Receive Interrupts**

When MULTIPROCESSOR mode is enabled, the UART only processes frames addressed to it. The determination of whether a frame of data is addressed to the UART can be made in hardware, software or some combination of the two, depending on the multiprocessor configuration bits. In general, the address compare feature reduces the load on the CPU, because it does not require access to the UART when it receives data directed to other

devices on the multi-node network. The following three MULTIPROCESSOR modes are available in hardware:

- Interrupt on all address bytes
- Interrupt on matched address bytes and correctly framed data bytes
- Interrupt only on correctly framed data bytes

These modes are selected with MPMD [1:0] in the UART Control 1 Register. For all multiprocessor modes, bit MPEN of the UART Control 1 Register must be set to 1.

The first scheme is enabled by writing 01b to MPMD[1:0]. In this mode, all incoming address bytes cause an interrupt, while data bytes never cause an interrupt. The interrupt service routine must manually check the address byte that caused triggered the interrupt. If it matches the UART address, the software clears MPMD[0]. Each new incoming byte interrupts the CPU. The software is responsible for determining the end of the frame. It checks for the end-of-frame by reading the MPRX bit of the UART Status 1 Register for each incoming byte. If MPRX=1, a new frame has begun. If the address of this new frame is different from the UART's address, MPMD[0] must be set to 1 causing the UART interrupts to go inactive until the next address byte. If the new frame's address matches the UART's, the data in the new frame is processed as well.

The second scheme requires the following: set MPMD[1:0] to 10B and write the UART's address into the UART Address Compare Register. This mode introduces additional hardware control, interrupting only on frames that match the UART's address. When an incoming address byte does not match the UART's address, it is ignored. All successive data bytes in this frame are also ignored. When a matching address byte occurs, an interrupt is issued and further interrupts now occur on each succesive data byte. When the first data byte in the frame is read, the NEWFRM bit of the UART Status 1 Register is asserted. All successive data bytes have NEWFRM=0. When the next address byte occurs, the hardware compares it to the UART's address. If there is a match, the interrupts continues and the NEWFRM bit is set for the first byte of the new frame. If there is no match, the UART ignores all incoming bytes until the next address match.

The third scheme is enabled by setting MPMD[1:0] to 11b and by writing the UART's address into the UART Address Compare Register. This mode is identical to the second scheme, except that there are no interrupts on address bytes. The first data byte of each frame remains accompanied by a NEWFRM assertion.

## **External Driver Enable**

The UART provides a Driver Enable (DE) signal for off-chip bus transceivers. This feature reduces the software overhead associated with using a GPIO pin to control the transceiver when communicating on a multi-transceiver bus, such as RS-485.

Driver Enable is an active High signal that envelopes the entire transmitted data frame including parity and Stop bits as illustrated in Figure 14. The Driver Enable signal asserts when a byte is written to the UART Transmit Data register. The Driver Enable signal

asserts at least one UART bit period and no greater than two UART bit periods before the Start bit is transmitted. This allows a setup time to enable the transceiver. The Driver Enable signal deasserts one system clock period after the final Stop bit is transmitted. This one system clock delay allows both time for data to clear the transceiver before disabling it, as well as the ability to determine if another character follows the current character. In the event of back to back characters (new data must be written to the Transmit Data Register before the previous character is completely transmitted) the DE signal is not deasserted between characters. The Depol bit in the UART Control Register 1 sets the polarity of the Driver Enable signal.



Figure 14.UART Driver Enable Signal Timing (shown with 1 Stop Bit and Parity)

The Driver Enable to Start bit setup time is calculated as follows:

$$\left(\frac{1}{\text{Baud Rate (Hz)}}\right) \le \text{DE to Start Bit Setup Time (s)} \le \left(\frac{2}{\text{Baud Rate (Hz)}}\right)$$

# **UART Interrupts**

The UART features separate interrupts for the transmitter and the receiver. In addition, when the UART primary functionality is disabled, the Baud Rate Generator can also function as a basic timer with interrupt capability.

### **Transmitter Interrupts**

The transmitter generates a single interrupt when the Transmit Data Register Empty bit (TDRE) is set to 1. This indicates that the transmitter is ready to accept new data for transmission. The TDRE interrupt occurs after the Transmit shift register has shifted the first bit of data out. The Transmit Data register can now be written with the next character to send. This action provides 7 bit periods of latency to load the Transmit Data register before the Transmit shift register completes shifting the current character. Writing to the UART Transmit Data register clears the TDRE bit to 0.

## **Receiver Interrupts**

The receiver generates an interrupt when any of the following occurs:

• A data byte is received and is available in the UART Receive Data register. This interrupt can be disabled independently of the other receiver interrupt sources. The received data interrupt occurs after the receive character has been received and placed in the Receive Data register. To avoid an overrun error, software must respond to this received data available condition before the next character is completely received.

### Note:

In MULTIPROCESSOR mode (MPEN = 1), the receive data interrupts are dependent on the multiprocessor configuration and the most recent address byte.

- A break is received
- An overrun is detected
- A data framing error is detected

### **UART Overrun Errors**

When an overrun error condition occurs the UART prevents overwriting of the valid data currently in the Receive Data register. The Break Detect and Overrun status bits are not displayed until after the valid data has been read.

After the valid data has been read, the UART Status 0 register is updated to indicate the overrun condition (and Break Detect, if applicable). The RDA bit is set to 1 to indicate that the Receive Data register contains a data byte. However, because the overrun error occurred, this byte may not contain valid data and must be ignored. The BRKD bit indicates if the overrun was caused by a break condition on the line. After reading the status byte indicating an overrun error, the Receive Data register must be read again to clear the error bits is the UART Status 0 register. Updates to the Receive Data register occur only when the next data word is received.

## **UART Data and Error Handling Procedure**

Figure 15 illustrates the recommended procedure for use in UART receiver interrupt service routines.

97



Figure 15.UART Receiver Interrupt Service Routine Flow

## **Baud Rate Generator Interrupts**

If the Baud Rate Generator (BRG) interrupt enable is set, the UART Receiver interrupt asserts when the UART Baud Rate Generator reloads. This condition allows the Baud Rate Generator to function as an additional counter if the UART functionality is not employed.

## **UART Baud Rate Generator**

The UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the Baud Rate Generator is the system clock. The UART Baud Rate High and Low Byte registers combine to create a 16-bit baud rate divisor value

(BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation:

UART Data Rate (bits/s) = 
$$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$

When the UART is disabled, the Baud Rate Generator functions as a basic 16-bit timer with interrupt on time-out. To configure the Baud Rate Generator as a timer with interrupt on time-out, complete the following procedure:

- 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 register to 0.
- 2. Load the acceptable 16-bit count value into the UART Baud Rate High and Low Byte registers.
- 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the UART Control 1 register to 1.

When configured as a general purpose timer, the interrupt interval is calculated using the following equation:

Interrupt Interval (s) = System Clock Period (s)  $\times$ BRG[15:0] ]

# **UART Control Register Definitions**

The UART control registers support the UART and the associated Infrared Encoder/Decoders. For more information about the infrared operation, refer to the **Infrared Encoder/Decoder** chapter on page 106.

# **UART Transmit Data Register**

Data bytes written to the UART Transmit Data register (Table 62) are shifted out on the TXDx pin. The Write-only UART Transmit Data register shares a Register File address with the read-only UART Receive Data register.

Table 62. UART Transmit Data Register (U0TXD)

| BITS  | 7 | 6    | 5 | 4 | 3  | 2 | 1 | 0 |
|-------|---|------|---|---|----|---|---|---|
| FIELD |   |      |   | T | KD |   |   |   |
| RESET | Х | Х    | Х | Х | Х  | Х | Х | Х |
| R/W   | W | W    | W | W | W  | W | W | W |
| ADDR  |   | F40H |   |   |    |   |   |   |

99

TXD—Transmit Data

UART transmitter data byte to be shifted out through the TXDx pin.

## **UART Receive Data Register**

Data bytes received through the RXDx pin are stored in the UART Receive Data register (Table 63). The read-only UART Receive Data register shares a Register File address with the Write-only UART Transmit Data register.

Table 63. UART Receive Data Register (U0RXD)

| BITS  | 7    | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|-------|------|---|---|----|----|---|---|---|
| FIELD |      |   |   | R) | KD |   |   |   |
| RESET | Х    | Х | Х | Х  | Х  | Х | Х | Х |
| R/W   | R    | R | R | R  | R  | R | R | R |
| ADDR  | F40H |   |   |    |    |   |   |   |

RXD—Receive Data

UART receiver data byte from the RXDx pin

# **UART Status 0 Register**

The UART Status 0 and Status 1 registers (Table 64 and 54) identify the current UART operating configuration and status.

Table 64. UART Status 0 Register (U0STAT0)

| BITS  | 7   | 6    | 5  | 4  | 3    | 2    | 1   | 0   |
|-------|-----|------|----|----|------|------|-----|-----|
| FIELD | RDA | PE   | OE | FE | BRKD | TDRE | TXE | CTS |
| RESET | 0   | 0    | 0  | 0  | 0    | 1    | 1   | Х   |
| R/W   | R   | R    | R  | R  | R    | R    | R   | R   |
| ADDR  |     | F41H |    |    |      |      |     |     |

RDA—Receive Data Available

This bit indicates that the UART Receive Data register has received data. Reading the UART Receive Data register clears this bit.

0 = The UART Receive Data register is empty.

1 = There is a byte in the UART Receive Data register.

PE—Parity Error

This bit indicates that a parity error has occurred. Reading the UART Receive Data register clears this bit.

0 =No parity error has occurred.

1 = A parity error has occurred.

#### OE—Overrun Error

This bit indicates that an overrun error has occurred. An overrun occurs when new data is received and the UART Receive Data register has not been read. If the RDA bit is reset to 0, reading the UART Receive Data register clears this bit.

0 = No overrun error occurred.

1 = An overrun error occurred.

## FE—Framing Error

This bit indicates that a framing error (no Stop bit following data reception) was detected. Reading the UART Receive Data register clears this bit.

0 =No framing error occurred.

1 = A framing error occurred.

#### BRKD—Break Detect

This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit, and Stop bit(s) are all 0s this bit is set to 1. Reading the UART Receive Data register clears this bit.

0 = No break occurred.

1 = A break occurred.

### TDRE—Transmitter Data Register Empty

This bit indicates that the UART Transmit Data register is empty and ready for additional data. Writing to the UART Transmit Data register resets this bit.

0 = Do not write to the UART Transmit Data register.

1 = The UART Transmit Data register is ready to receive an additional byte to be transmitted.

### TXE—Transmitter Empty

This bit indicates that the transmit shift register is empty and character transmission is finished.

0 = Data is currently transmitting.

1 = Transmission is complete.

## CTS—CTS signal

When this bit is read it returns the level of the  $\overline{CTS}$  signal. This signal is active Low.

# **UART Status 1 Register**

This register contains multiprocessor control and status bits.

## Table 65. UART Status 1 Register (U0STAT1)

| BITS  | 7 | 6         | 5      | 4    | 3 | 2 | 1 | 0 |
|-------|---|-----------|--------|------|---|---|---|---|
| FIELD |   |           | NEWFRM | MPRX |   |   |   |   |
| RESET | 0 | 0 0 0 0 0 |        |      |   |   |   | 0 |

## Table 65. UART Status 1 Register (U0STAT1)

| R/W  | R | R | R | R  | R/W | R/W | R | R |
|------|---|---|---|----|-----|-----|---|---|
| ADDR |   |   |   | F4 | 4H  |     |   |   |

Reserved—Must be 0.

NEWFRM—Status bit denoting the start of a new frame. Reading the UART Receive Data register resets this bit to 0.

0 = The current byte is not the first data byte of a new frame.

1 = The current byte is the first data byte of a new frame.

MPRX—Multiprocessor Receive

Returns the value of the most recent multiprocessor bit received. Reading from the UART Receive Data register resets this bit to 0.

# **UART Control 0 and Control 1 Registers**

The UART Control 0 and Control 1 registers (Tables 66 and 67) configure the properties of the UART's transmit and receive operations. The UART Control registers must not be written while the UART is enabled.

Table 66. UART Control 0 Register (U0CTL0)

| BITS  | 7   | 6    | 5    | 4   | 3    | 2    | 1    | 0    |
|-------|-----|------|------|-----|------|------|------|------|
| FIELD | TEN | REN  | CTSE | PEN | PSEL | SBRK | STOP | LBEN |
| RESET | 0   | 0    | 0    | 0   | 0    | 0    | 0    | 0    |
| R/W   | R/W | R/W  | R/W  | R/W | R/W  | R/W  | R/W  | R/W  |
| ADDR  |     | F42H |      |     |      |      |      |      |

TEN—Transmit Enable

This bit enables or disables the transmitter. The enable is also controlled by the  $\overline{CTS}$  signal and the CTSE bit. If the  $\overline{CTS}$  signal is low and the CTSE bit is 1, the transmitter is enabled.

0 = Transmitter disabled.

1 =Transmitter enabled.

REN—Receive Enable

This bit enables or disables the receiver.

0 =Receiver disabled.

1 =Receiver enabled.

CTSE—CTS Enable

 $0 = \text{The } \overline{\text{CTS}}$  signal has no effect on the transmitter.

1 =The UART recognizes the  $\overline{CTS}$  signal as an enable control from the transmitter.

PEN—Parity Enable

This bit enables or disables parity. Even or odd is determined by the PSEL bit.

0 = Parity is disabled.

1 = The transmitter sends data with an additional parity bit and the receiver receives an additional parity bit.

## PSEL—Parity Select

- 0 =Even parity is transmitted and expected on all received data.
- 1 = Odd parity is transmitted and expected on all received data.

## SBRK—Send Break

This bit pauses or breaks data transmission. Sending a break interrupts any transmission in progress, so ensure that the transmitter has finished sending data before setting this bit.

- 0 = No break is sent.
- 1 = Forces a break condition by setting the output of the transmitter to zero.

### STOP—Stop Bit Select

- 0 = The transmitter sends one stop bit.
- 1 = The transmitter sends two stop bits.

## LBEN—Loop Back Enable

- 0 = Normal operation.
- 1 = All transmitted data is looped back to the receiver.

Table 67. UART Control 1 Register (U0CTL1)

| BITS  | 7       | 6    | 5       | 4    | 3     | 2      | 1      | 0    |
|-------|---------|------|---------|------|-------|--------|--------|------|
| FIELD | MPMD[1] | MPEN | MPMD[0] | MPBT | DEPOL | BRGCTL | RDAIRQ | IREN |
| RESET | 0       | 0    | 0       | 0    | 0     | 0      | 0      | 0    |
| R/W   | R/W     | R/W  | R/W     | R/W  | R/W   | R/W    | R/W    | R/W  |
| ADDR  |         | F43H |         |      |       |        |        |      |

### MPMD[1:0]—MULTIPROCESSOR Mode

If MULTIPROCESSOR (9-bit) mode is enabled,

- 00 = The UART generates an interrupt request on all received bytes (data and address).
- 01 = The UART generates an interrupt request only on received address bytes.
- 10 = The UART generates an interrupt request when a received address byte matches the value stored in the Address Compare Register and on all successive data bytes until an address mismatch occurs.
- 11 = The UART generates an interrupt request on all received data bytes for which the most recent address byte matched the value in the Address Compare Register.

## MPEN—MULTIPROCESSOR (9-bit) Enable

This bit is used to enable MULTIPROCESSOR (9-bit) mode.

- 0 = Disable MULTIPROCESSOR (9-bit) mode.
- 1 = Enable MULTIPROCESSOR (9-bit) mode.

MPBT—Multiprocessor Bit Transmit

This bit is applicable only when MULTIPROCESSOR (9-bit) mode is enabled. The 9th bit is used by the receiving device to determine if the data byte contains address or data information.

- 0 = Send a 0 in the multiprocessor bit location of the data stream (data byte).
- 1 = Send a 1 in the multiprocessor bit location of the data stream (address byte).

## DEPOL—Driver Enable Polarity

0 = DE signal is Active High.

1 = DE signal is Active Low.

#### BRGCTL—Baud Rate Control

This bit causes an alternate UART behavior depending on the value of the REN bit in the UART Control 0 Register.

When the UART receiver is **not** enabled (REN=0), this bit determines whether the Baud Rate Generator issues interrupts.

- 0 = Reads from the Baud Rate High and Low Byte registers return the BRG Reload Value
- 1 = The Baud Rate Generator generates a receive interrupt when it counts down to 0.

Reads from the Baud Rate High and Low Byte registers return the current BRG count value.

When the UART receiver is enabled (REN=1), this bit allows reads from the Baud Rate Registers to return the BRG count value instead of the Reload Value.

- 0 = Reads from the Baud Rate High and Low Byte registers return the BRG Reload Value.
- 1 = Reads from the Baud Rate High and Low Byte registers return the current BRG count value. Unlike the Timers, there is no mechanism to latch the Low Byte when the High Byte is read.

## RDAIRQ—Receive Data Interrupt Enable

- 0 = Received data and receiver errors generates an interrupt request to the Interrupt Controller.
- 1 = Received data does not generate an interrupt request to the Interrupt Controller. Only receiver errors generate an interrupt request.

## IREN—Infrared Encoder/Decoder Enable

- 0 = Infrared Encoder/Decoder is disabled. UART operates normally.
- 1 = Infrared Encoder/Decoder is enabled. The UART transmits and receives data through the Infrared Encoder/Decoder.

# **UART Address Compare Register**

The UART Address Compare register stores the multi-node network address of the UART. When the MPMD[1] bit of UART Control Register 0 is set, all incoming address bytes are compared to the value stored in the Address Compare register. Receive interrupts and RDA assertions only occur in the event of a match.

Table 68. UART Address Compare Register (U0ADDR)

| BITS  | 7   | 6    | 5   | 4     | 3     | 2   | 1   | 0   |
|-------|-----|------|-----|-------|-------|-----|-----|-----|
| FIELD |     |      |     | COMP. | _ADDR |     |     |     |
| RESET | 0   | 0    | 0   | 0     | 0     | 0   | 0   | 0   |
| R/W   | R/W | R/W  | R/W | R/W   | R/W   | R/W | R/W | R/W |
| ADDR  |     | F45H |     |       |       |     |     |     |

COMP\_ADDR—Compare Address

This 8-bit value is compared to incoming address bytes.

# **UART Baud Rate High and Low Byte Registers**

The UART Baud Rate High and Low Byte registers (Tables 69 and 70) combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART.

Table 69. UART Baud Rate High Byte Register (U0BRH)

| BITS  | 7   | 6    | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|-----|------|-----|-----|-----|-----|-----|-----|
| FIELD |     |      |     | BF  | RH  |     |     |     |
| RESET | 1   | 1    | 1   | 1   | 1   | 1   | 1   | 1   |
| R/W   | R/W | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |
| ADDR  |     | F46H |     |     |     |     |     |     |

Table 70. UART Baud Rate Low Byte Register (U0BRL)

| BITS  | 7   | 6    | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|-----|------|-----|-----|-----|-----|-----|-----|
| FIELD |     |      |     | BF  | ₹L  |     |     |     |
| RESET | 1   | 1    | 1   | 1   | 1   | 1   | 1   | 1   |
| R/W   | R/W | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |
| ADDR  |     | F47H |     |     |     |     |     |     |

The UART data rate is calculated using the following equation:

UART Baud Rate (bits/s) = 
$$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$

For a given UART data rate, calculate the integer baud rate divisor value using the following equation:

# UART Baud Rate Divisor Value (BRG) = Round $\left(\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Data Rate (bits/s)}}\right)$

The baud rate error relative to the acceptable baud rate is calculated using the following equation:

UART Baud Rate Error (%) = 
$$100 \times \left(\frac{\text{Actual Data Rate} - \text{Desired Data Rate}}{\text{Desired Data Rate}}\right)$$

For reliable communication, the UART baud rate error must never exceed 5 percent. Table 71 provides information about data rate errors for 5.5296 MHz System Clock.

**Table 71. UART Baud Rates** 

| 5  | 520 | 6 N | $IH_{7}$ | System | Clock |
|----|-----|-----|----------|--------|-------|
| Э. | コムフ | U I |          | System | CHUCK |

| Acceptable<br>Rate (KHz) | BRG Divisor<br>(Decimal) | Actual Rate<br>(KHz) | Error (%) |
|--------------------------|--------------------------|----------------------|-----------|
| 1250.0                   | N/A                      | N/A                  | N/A       |
| 625.0                    | N/A                      | N/A                  | N/A       |
| 250.0                    | 1                        | 345.6                | 38.24     |
| 115.2                    | 3                        | 115.2                | 0.00      |
| 57.6                     | 6                        | 57.6                 | 0.00      |
| 38.4                     | 9                        | 38.4                 | 0.00      |
| 19.2                     | 18                       | 19.2                 | 0.00      |
| 9.60                     | 36                       | 9.60                 | 0.00      |
| 4.80                     | 72                       | 4.80                 | 0.00      |
| 2.40                     | 144                      | 2.40                 | 0.00      |
| 1.20                     | 288                      | 1.20                 | 0.00      |
| 0.60                     | 576                      | 0.60                 | 0.00      |
| 0.30                     | 1152                     | 0.30                 | 0.00      |

# Infrared Encoder/Decoder

## Overview

The Z8 Encore!<sup>®</sup> 4K Series products contain a fully-functional, high-performance UART to Infrared Encoder/Decoder (Endec). The Infrared Endec is integrated with an on-chip UART to allow easy communication between the Z8 Encore! and IrDA Physical Layer Specification, Version 1.3-compliant infrared transceivers. Infrared communication provides secure, reliable, low-cost, point-to-point communication between PCs, PDAs, cell phones, printers and other infrared enabled devices.

## **Architecture**

Figure 16 illustrates the architecture of the Infrared Endec.



Figure 16.Infrared Data Communication System Block Diagram

# **Operation**

When the Infrared Endec is enabled, the transmit data from the associated on-chip UART is encoded as digital signals in accordance with the IrDA standard and output to the infrared transceiver through the TXD pin. Likewise, data received from the infrared transceiver

is passed to the Infrared Endec through the RXD pin, decoded by the Infrared Endec, and passed to the UART. Communication is half-duplex, which means simultaneous data transmission and reception is not allowed.

The baud rate is set by the UART's Baud Rate Generator and supports IrDA standard baud rates from 9600 baud to 115.2 Kbaud. Higher baud rates are possible, but do not meet IrDA specifications. The UART must be enabled to use the Infrared Endec. The Infrared Endec data rate is calculated using the following equation:

Infrared Data Rate (bits/s) = 
$$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$

## **Transmitting IrDA Data**

The data to be transmitted using the infrared transceiver is first sent to the UART. The UART's transmit signal (TXD) and baud rate clock are used by the IrDA to generate the modulation signal (IR\_TXD) that drives the infrared transceiver. Each UART/Infrared data bit is 16 clocks wide. If the data to be transmitted is 1, the IR\_TXD signal remains low for the full 16 clock period. If the data to be transmitted is 0, the transmitter first outputs a 7 clock low period, followed by a 3 clock high pulse. Finally, a 6 clock low pulse is output to complete the full 16 clock data period. Figure 17 illustrates IrDA data transmission. When the Infrared Endec is enabled, the UART's TXD signal is internal to the Z8 Encore!<sup>®</sup> 4K Series products while the IR\_TXD signal is output through the TXD pin.



Figure 17.Infrared Data Transmission

# **Receiving IrDA Data**

Data received from the infrared transceiver using the IR\_RXD signal through the RXD pin is decoded by the Infrared Endec and passed to the UART. The UART's baud rate clock is used by the Infrared Endec to generate the demodulated signal (RXD) that drives the UART. Each UART/Infrared data bit is 16-clocks wide. Figure 18 illustrates data reception. When the Infrared Endec is enabled, the UART's RXD signal is internal to the Z8 Encore!<sup>®</sup> 4K Series products while the IR\_RXD signal is received through the RXD pin.



Figure 18.IrDA Data Reception

### **Infrared Data Reception**



**Caution:** The system clock frequency must be at least 1.0MHz to ensure proper reception of the 1.4µs minimum width pulses allowed by the IrDA standard.

## **Endec Receiver Synchronization**

The IrDA receiver uses a local baud rate clock counter (0 to 15 clock periods) to generate an input stream for the UART and to create a sampling window for detection of incoming pulses. The generated UART input (UART RXD) is delayed by 8 baud rate clock periods with respect to the incoming IrDA data stream. When a falling edge in the input data stream is detected, the Endec counter is reset. When the count reaches a value of 8, the UART RXD value is updated to reflect the value of the decoded data. When the count reaches 12 baud clock periods, the sampling window for the next incoming pulse opens. The window remains open until the count again reaches 8 (in other words, 24 baud clock periods since the previous pulse was detected), giving the Endec a sampling window of minus four baud rate clocks to plus eight baud rate clocks around the expected time of an

incoming pulse. If an incoming pulse is detected inside this window this process is repeated. If the incoming data is a logical 1 (no pulse), the Endec returns to the initial state and waits for the next falling edge. As each falling edge is detected, the Endec clock counter is reset, resynchronizing the Endec to the incoming signal, allowing the Endec to tolerate jitter and baud rate errors in the incoming datastream. Resynchronizing the Endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a Start bit is received.

# Infrared Encoder/Decoder Control Register Definitions

All Infrared Endec configuration and status information is set by the UART control registers as defined beginning on page 87.



Caution: To prevent spurious signals during IrDA data transmission, set the IREN bit in the UART Control 1 register to 1 to enable the Infrared Encoder/Decoder before enabling the GPIO Port alternate function for the corresponding pin.

# Analog-to-Digital Converter

## **Overview**

The Analog-to-Digital Converter (ADC) converts an analog input signal to its digital representation. The features of this sigma-delta ADC include:

- 10-bit resolution
- 8 single-ended analog input sources are multiplexed with general-purpose I/O ports
- Interrupt upon conversion complete
- Internal voltage reference generator with three selectable levels
- Factory offset and gain calibration

# **Architecture**

Figure 19 illustrates the major functional blocks of the ADC. An analog multiplexer network selects the ADC input from the available analog pins, ANA0 through ANA7.



Figure 19. Analog-to-Digital Converter Block Diagram

# **Operation**

## **Data Format**

The output of the ADC is an 11- bit, signed, two's complement digital value. The output generally ranges from 0 to  $\pm 1023$ , but offset errors can cause small negative values.

The ADC registers return 13 bits of data, but the two LSBs are intended for compensation use only. When the compensation routine is performed on the 13 bit raw ADC value, two

bits of resolution are lost because of a rounding error. As a result, the final value is an 11-bit number.

## **Automatic Powerdown**

If the ADC is idle (no conversions in progress) for 160 consecutive system clock cycles, portions of the ADC are automatically powered down. From this powerdown state, the ADC requires 40 system clock cycles to powerup. The ADC powers up when a conversion is requested by the ADC Control register.

## **Single-Shot Conversion**

When configured for single-shot conversion, the ADC performs a single analog-to-digital conversion on the selected analog input channel. After completion of the conversion, the ADC shuts down. The steps for setting up the ADC and initiating a single-shot conversion are as follows:

- 1. Enable the acceptable analog inputs by configuring the general-purpose I/O pins for alternate function. This configuration disables the digital input and output drivers.
- 2. Write the ADC Control/Status Register 1 to configure the ADC
  - Write the REFSELH bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELH bit is contained in the ADC Control/Status Register 1.
- 3. Write to the ADC Control Register 0 to configure the ADC and begin the conversion. The bit fields in the ADC Control register can be written simultaneously:
  - Write to the ANAIN[3:0] field to select from the available analog input sources (different input pins available depending on the device)
  - Clear CONT to 0 to select a single-shot conversion.
  - If the internal voltage reference must be output to a pin, set the REFEXT bit to 1. The internal voltage reference must be enabled in this case.
  - Write the REFSELL bit of the pair {REFSELH, REFSELL} to select the internal
    voltage reference level or to disable the internal reference. The REFSELL bit is
    contained in the ADC Control Register 0.
  - Set CEN to 1 to start the conversion.
- 4. CEN remains 1 while the conversion is in progress. A single-shot conversion requires 5129 system clock cycles to complete. If a single-shot conversion is requested from an ADC powered-down state, the ADC uses 40 additional clock cycles to power-up before beginning the 5129 cycle conversion.
- 5. When the conversion is complete, the ADC control logic performs the following operations:

- 11-bit two's-complement result written to {ADCD\_H[7:0], ADCD\_L[7:5]}.
- CEN resets to 0 to indicate the conversion is complete.
- 6. If the ADC remains idle for 160 consecutive system clock cycles, it is automatically powered-down.

## **Continuous Conversion**

When configured for continuous conversion, the ADC continuously performs an analogto-digital conversion on the selected analog input. Each new data value over-writes the previous value stored in the ADC Data registers. An interrupt is generated after each conversion.



**Caution:** In CONTINUOUS mode, ADC updates are limited by the input signal bandwidth of the ADC and the latency of the ADC and its digital filter. Step changes at the input are not detected at the next output from the ADC. The response of the ADC (in all modes) is limited by the input signal bandwidth and the latency.

Follow these steps for setting up the ADC and initiating continuous conversion:

- 1. Enable the acceptable analog input by configuring the general-purpose I/O pins for alternate function. This action disables the digital input and output driver.
- 2. Write the ADC Control/Status Register 1 to configure the ADC
  - Write the REFSELH bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELH bit is contained in the ADC Control/Status Register 1.
- 3. Write to the ADC Control Register 0 to configure the ADC for continuous conversion. The bit fields in the ADC Control register may be written simultaneously:
  - Write to the ANAIN[3:0] field to select from the available analog input sources (different input pins available depending on the device)
  - Set CONT to 1 to select continuous conversion.
  - If the internal VREF must be output to a pin, set the REFEXT bit to 1. The internal voltage reference must be enabled in this case.
  - Write the REFSELL bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELL bit is contained in ADC Control Register 0.
  - Set CEN to 1 to start the conversions.
- 4. When the first conversion in continuous operation is complete (after 5129 system clock cycles, plus the 40 cycles for power-up, if necessary), the ADC control logic performs the following operations:
  - CEN resets to 0 to indicate the first conversion is complete. CEN remains 0 for all subsequent conversions in continuous operation.

- An interrupt request is sent to the Interrupt Controller to indicate the conversion is complete.
- 5. The ADC writes a new data result every 256 system clock cycles. For each completed conversion, the ADC control logic performs the following operations:
  - Writes the 11-bit two's complement result to {ADCD\_H[7:0], ADCD\_L[7:5]}.
  - An interrupt request to the Interrupt Controller denoting conversion complete.
- 6. To disable continuous conversion, clear the CONT bit in the ADC Control Register to 0.

## Interrupts

The ADC is able to interrupt the CPU whenever a conversion has been completed and the ADC is enabled.

When the ADC is disabled, an interrupt is not asserted; however, an interrupt pending when the ADC is disabled is not cleared.

# **Calibration and Compensation**

The Z8 Encore!® 4K Series ADC can be factory calibrated for offset error and gain error, with the compensation data stored in Flash memory. Alternatively, user code can perform its own calibration, storing the values into Flash themselves.

## **Factory Calibration**

Devices that have been factory calibrated contain 9 bytes of calibration data in the Flash option bit space. This data consists of 3 bytes for each reference type. See "ZiLOG Calibration Bits" on page 138 for a list of input modes for which calibration data exists. There is 1 byte for offset, 2 bytes for gain correction.

#### **User Calibration**

If the user has precision references available, its own external calibration can be performed and storing the values into Flash themselves.

## **Software Compensation Procedure**

The value read from the ADC high and low byte registers are uncompensated. The user mode software must apply gain and offset correction to this uncompensated value for maximum accuracy. The following formula yields the compensated value:

$$ADC_{comp} = (ADC_{uncomp} - OFFCAL) + ((ADC_{uncomp} - OFFCAL)*GAINCAL)/2^{16}$$

where GAINCAL is the gain calibration byte, OFFCAL is the offset calibration byte and ADC<sub>uncomp</sub> is the uncompensated value read from the ADC. The OFFCAL value is in two's complement format, as are the compensated and uncompensated ADC values.

Note:

The offset compensation is performed first, followed by the gain compensation. One bit of resolution is lost because of rounding on both the offset and gain computations. As a result the ADC registers read back 13 bits: 1 sign bit, two calibration bits lost to rounding and 10 data bits.

Also note that in the second term, the multiplication should be performed before the division by  $2^{16}$ . Otherwise, the second term will incorrectly evaluate to zero.



**Caution:** Although the ADC can be used without the gain and offset compensation, it does exhibit non-unity gain. Designing the ADC with sub-unity gain reduces noise across the ADC range but requires the ADC results to be scaled by a factor of 8/7.

# **ADC Control Register Definitions**

## ADC Control Register 0

The ADC Control register selects the analog input channel and initiates the analog-to-digital conversion.

7 BITS 5 4 6 3 1 0 CEN CONT **REFSELL REFEXT** ANAIN[3:0] FIELD 0 0 0 0 0 0 0 0 RESET R/W R/W R/W R/W R/W R/W R/W R/W R/W F70H ADDR

Table 72. ADC Control Register 0 (ADCCTL0)

CEN—Conversion Enable

0 = Conversion is complete. Writing a 0 produces no effect. The ADC automatically clears this bit to 0 when a conversion is complete.

1 = Begin conversion. Writing a 1 to this bit starts a conversion. If a conversion is already in progress, the conversion restarts. This bit remains 1 until the conversion is complete.

REFSELL—Voltage Reference Level Select Low Bit; in conjunction with the High bit (REFSELH) in ADC Control/Status Register 1, this determines the level of the internal voltage reference; the following details the effects of {REFSELH, REFSELL}; note that this reference is independent of the Comparator reference

00= Internal Reference Disabled, reference comes from external pin

01= Internal Reference set to 1.0 V

10= Internal Reference set to 2.0 V (default)

### **REFEXT - External Reference Select**

- 0 = External reference buffer is disabled; Vref pin is available for GPIO functions
- 1 = The internal ADC reference is buffered and connected to the Vref pin

### **CONT**

- 0 =Single-shot conversion. ADC data is output once at completion of the 5129 system clock cycles
- 1 = Continuous conversion. ADC data updated every 256 system clock cycles

## ANAIN[3:0]—Analog Input Select

These bits select the analog input for conversion. Not all Port pins in this list are available in all packages for the Z8 Encore!<sup>®</sup> 4K Series. Refer to the chapter "Pin Description" on page 7 for information regarding the Port pins available with each package style. Do not enable unavailable analog inputs. Usage of these bits changes depending on the buffer mode selected in ADC Control/Status Register 1.

For the reserved values, all input switches are disabled to avoid leakage or other undesirable operation. ADC samples taken with reserved bit settings are undefined.

### Single-Ended:

0000 = ANA0

0001 = ANA1

0010 = ANA2

0011 = ANA3

0100 = ANA4

0101 = ANA5

0110 = ANA6

0111 = ANA7

1000 = Reserved

1001 = Reserved

1010 = Reserved

1011 = Reserved

1100 = Reserved

1101 = Reserved

1110 = Reserved

1111 = Reserved

# **ADC Control/Status Register 1**

The second ADC Control register contains the voltage reference level selection bit.

Table 73. ADC Control/Status Register 1 (ADCCTL1)

| BITS  | 7       | 6    | 5        | 4   | 3   | 2   | 1   | 0   |
|-------|---------|------|----------|-----|-----|-----|-----|-----|
| FIELD | REFSELH |      | Reserved |     |     |     |     |     |
| RESET | 1       | 0    | 0        | 0   | 0   | 0   | 0   | 0   |
| R/W   | R/W     | R/W  | R/W      | R/W | R/W | R/W | R/W | R/W |
| ADDR  |         | F71H |          |     |     |     |     |     |

REFSELH—Voltage Reference Level Select High Bit; in conjunction with the Low bit (REFSELL) in ADC Control Register 0, this determines the level of the internal voltage reference; the following details the effects of {REFSELH, REFSELL}; this reference is independent of the Comparator reference

00= Internal Reference Disabled, reference comes from external pin

01= Internal Reference set to 1.0 V

10= Internal Reference set to 2.0 V (default)

# **ADC Data High Byte Register**

The ADC Data High Byte register contains the upper eight bits of the ADC output. The output is an 11-bit two's complement value. During a single-shot conversion, this value is invalid. Access to the ADC Data High Byte register is read-only. Reading the ADC Data High Byte register latches data in the ADC Low Bits register.

Table 74. ADC Data High Byte Register (ADCD H)

| BITS  | 7 | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-------|---|---|---|---|---|---|
| FIELD |   | ADCDH |   |   |   |   |   |   |
| RESET | Х | Х     | Х | Χ | Х | Х | Х | Х |
| R/W   | R | R     | R | R | R | R | R | R |
| ADDR  |   | F72H  |   |   |   |   |   |   |

ADCDH—ADC Data High Byte

This byte contains the upper eight bits of the ADC output. These bits are not valid during a single-shot conversion. During a continuous conversion, the most recent conversion output is held in this register. These bits are undefined after a Reset.

# **ADC Data Low Bits Register**

The ADC Data Low Byte register contains the lower bits of the ADC output as well as an overflow status bit. The output is a 11-bit two's complement value. During a single-shot conversion, this value is invalid. Access to the ADC Data Low Byte register is read-only. Reading the ADC Data High Byte register latches data in the ADC Low Bits register.

Table 75. ADC Data Low Bits Register (ADCD\_L)

| BITS  | 7     | 6    | 5 | 4 | 3   | 2 | 1 | 0 |
|-------|-------|------|---|---|-----|---|---|---|
| FIELD | ADCDL |      |   |   | OVF |   |   |   |
| RESET | Х     | Х    | Х | Х | Х   | Х | Х | Х |
| R/W   | R     | R    | R | R | R   | R | R | R |
| ADDR  |       | F73H |   |   |     |   |   |   |

ADCDL—ADC Data Low Bits

These bits are the least significant three bits of the 11-bits of the ADC output. These bits are undefined after a Reset.

Reserved—Must be undefined.

OVF—Overflow Status

0= An overflow did not occur in the digital filter for the current sample.

1= An overflow did occur in the digital filter for the current sample.

# Comparator

## Overview

The Z8 Encore!® 4K Series devices feature a general purpose comparator that compares two analog input signals. A GPIO (CINP) pin provides the positive comparator input. The negative input (CINN) may be taken from either an external GPIO pin or an internal reference. The output is available as an interrupt source or can be routed to an external pin using the GPIO multiplex. Features include:

- 2 inputs which can be connected up using the GPIO multiplex (MUX)
- 1 input can be connected to a programmable internal reference
- 1 input can be connected to the on-chip temperature sensor
- Output can be either an interrupt source or an output to an external pin

# **Operation**

One of the comparator inputs may be connected to an internal reference which is a user selectable reference that is user programmable with 200 mV resolution.

The comparator may be powered down to save on supply current. See the **Power Control Register 0** on page 30 for details.



Caution: Because of the propagation delay of the comparator, it is not recommended to enable the comparator without first disabling interrupts and waiting for the comparator output to settle. Doing so can result in spurious interrupts after comparator enabling. The following example shows how to safely enable the comparator:

```
di
ld cmp0
nop
         ; wait for output to settle
nop
clr irq0; clear any spurious interrupts pending
ei
```

# **Comparator Control Register Definitions**

# **Comparator Control Register**

The Comparator Control Register (CMPCTL) configures the comparator inputs and sets the value of the internal voltage reference.

Table 76. Comparator Control Register (CMP0)

| BITS  | 7      | 6      | 5               | 4   | 3   | 2   | 1   | 0   |
|-------|--------|--------|-----------------|-----|-----|-----|-----|-----|
| FIELD | INPSEL | INNSEL | REFLVL Reserved |     |     |     |     |     |
| RESET | 0      | 0      | 0               | 1   | 0   | 1   | 0   | 0   |
| R/W   | R/W    | R/W    | R/W             | R/W | R/W | R/W | R/W | R/W |
| ADDR  | F90H   |        |                 |     |     |     |     |     |

INPSEL—Signal Select for Positive Input

0 = GPIO pin used as positive comparator input

1 = temperature sensor used as positive comparator input

INNSEL—Signal Select for Negative Input

0 = internal reference disabled, GPIO pin used as negative comparator input

1 = internal reference enabled as negative comparator input

REFLVL—Internal Reference Voltage Level (note that this reference is independent of the ADC voltage reference)

0000 = 0.0 V

0001 = 0.2 V

0010 = 0.4 V

0011 = 0.6 V

0100 = 0.8 V

0101 = 1.0 V (Default)

0110 = 1.2 V

0111 = 1.4 V

1000 = 1.6 V

1000 = 1.8 V1001 = 1.8 V

1010-1111 = Reserved

# Flash Memory

## Overview

The products in the Z8 Encore!<sup>®</sup> 4K Series features either 4KB, 2KB or 1KB of non-volatile Flash memory with read/write/erase capability. The Flash Memory can be programmed and erased in-circuit by either user code or through the On-Chip Debugger.

The Flash memory array is arranged in pages with 512 bytes per page. The 512-byte page is the minimum Flash block size that can be erased. Each page is divided into 8 rows of 64 bytes.

For program/data protection, the Flash memory is also divided into sectors. In the Z8 Encore!<sup>®</sup> 4K Series, these sectors are 512 bytes in size; each sector maps to a page. Page and sector sizes are not equal for other members of the Z8 Encore!<sup>®</sup> family.

The first 2 bytes of the Flash Program memory are used as Flash Option Bits. Refer to the chapter "Flash Option Bits" on page 133 for more information about their operation.

Table 77 describes the Flash memory configuration for each device in the Z8 Encore!® 4K Series. Figure 20 illustrates the Flash memory arrangement.

Table 77. Z8 Encore!® 4K Series Flash Memory Configurations

| Part Number | Flash Size<br>KB (Bytes) | Flash<br>Pages | Program Memory<br>Addresses | Flash Sector<br>Size (bytes) |
|-------------|--------------------------|----------------|-----------------------------|------------------------------|
| Z8F04x3     | 4 (4096)                 | 8              | 0000H-0FFFH                 | 512                          |
| Z8F02x3     | 2 (2048)                 | 4              | 0000H-07FFH                 | 512                          |
| Z8F01x3     | 1 (1024)                 | 2              | 0000H-03FFH                 | 512                          |



**Figure 20.Flash Memory Arrangement** 

# **Flash Information Area**

The Flash information area is separate from program memory and is mapped to the address range FE00H to FFFFH. Not all of these addresses are user accessible. Factory trim values for the analog peripherals are stored here. Factory calibration data for the ADC is also stored here.

# **Operation**

The Flash Controller programs and erases Flash memory. The Flash Controller provides the proper Flash controls and timing for byte programming, Page Erase, and Mass Erase of Flash memory.

The Flash Controller contains several protection mechanisms to prevent accidental programming or erasure. These mechanism operate on the page, sector and full-memory levels.

The Flow Chart in Figure 21 illustrates basic Flash Controller operation. The following subsections provide details about the various operations (Lock, Unlock, Byte Programming, Page Protect, Page Unprotect, Page Select Page Erase, and Mass Erase) listed in Figure 21.





Figure 21.Flash Controller Operation Flow Chart

# Flash Operation Timing Using the Flash Frequency Registers

Before performing either a program or erase operation on Flash memory, the user must first configure the Flash Frequency High and Low Byte registers. The Flash Frequency registers allow programming and erasing of the Flash with system clock frequencies ranging from 32KHz (32768Hz) through 20MHz.

The Flash Frequency High and Low Byte registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash Frequency value must contain the system clock frequency (in KHz). This value is calculated using the following equation:

# $FFREQ[15:0] = \frac{System Clock Frequency (Hz)}{1000}$



**Caution:** Flash programming and erasure are not supported for system clock frequencies below 32KHz (32768Hz) or above 20MHz. The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure operation of the Z8 Encore!® 4K Series devices.

# Flash Code Protection Against External Access

The user code contained within the Flash memory can be protected against external access with the On-Chip Debugger. Programming the FRP Flash Option Bit prevents reading of the user code with the On-Chip Debugger. Refer to the chapter "Flash Option Bits" on page 133 and the chapter "On-Chip Debugger" on page 139 for more information.

# Flash Code Protection Against Accidental Program and Erasure

The Z8 Encore!® 4K Series provides several levels of protection against accidental program and erasure of the Flash memory contents. This protection is provided by a combination of the Flash Option bits, the register locking mechanism, the page select redundancy and the sector level protection control of the Flash Controller.

## Flash Code Protection Using the Flash Option Bits

The FHSWP and FWP Flash Option Bits combine to provide three levels of Flash Program Memory protection as listed in Table 78. Refer to the chapter "Flash Option Bits" on page 133 for more information.

Table 78. Flash Code Protection Using the Flash Option Bits

| FHSWP  | FWP | Flash Code Protection Description                                                                                                                                                              |
|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0   | Programming and erasing disabled for all of Flash Program Memory. In user code programming, Page Erase, and Mass Erase are all disabled. Mass Erase is available through the On-Chip Debugger. |
| 0 or 1 | 1   | Programming, Page Erase, and Mass Erase are enabled for all of Flash Program Memory.                                                                                                           |

## Flash Code Protection Using the Flash Controller

At Reset, the Flash Controller locks to prevent accidental program or erasure of the Flash memory. To program or erase the Flash memory, first write the Page Select Register with the target page. Unlock the Flash Controller by making two consecutive writes to the Flash Control register with the values 73H and 8CH, sequentially. The Page Select Register must be rewritten with the same page previously stored there. If the two Page Select writes do not match, the controller reverts to a locked state. If the two writes match, the selected page becomes active. See Figure 21 for details.

After unlocking a specific page, the user can enable either Page Program or Erase. Writing the value 95H causes a Page Erase only if the active page resides in a sector that is not protected. Any other value written to the Flash Control register locks the Flash Controller. Mass Erase is not allowed in the user code but only in through the Debug Port.

After unlocking a specific page, the user can also write to any byte on that page. After a byte is written, the page remains unlocked, allowing for subsequent writes to other bytes on the same page. Further writes to the Flash Control Register cause the active page to revert to a locked state.

### **Sector Based Flash Protection**

The final protection mechanism is implemented on a per-sector basis. The Flash memories of Z8 Encore!<sup>®</sup> devices are divided into maximum number of 8 sectors. A sector is 1/8 of the total size of the Flash memory, unless this value is smaller than the page size, in which case the sector and page sizes are equal. On the Z8 Encore!<sup>®</sup> 4K Series devices, the sector size is 512 bytes, equal to the page size.

The Sector Protect Register controls the protection state of each Flash sector. This register is shared with the Page Select Register. It is accessed by writing 73H followed by 5EH to the Flash controller. The next write to the Flash Control Register targets the Sector Protect Register.

The Sector Protect Register is initialized to 0 on reset, putting each sector into an unprotected state. When a bit in the Sector Protect Register is written to 1, the corresponding

sector can no longer be written or erased. After a bit of the Sector Protect Register has been set, it can not be cleared except by powering down the device.

## **Byte Programming**

The Flash Memory is enabled for byte programming after unlocking the Flash Controller and successfully enabling either Mass Erase or Page Erase. When the Flash Controller is unlocked and Mass Erase is successfully enabled, all Program Memory locations are available for byte programming. In contrast, when the Flash Controller is unlocked and Page Erase is successfully enabled, only the locations of the selected page are available for byte programming. An erased Flash byte contains all 1's (FFH). The programming operation can only be used to change bits from 1 to 0. To change a Flash bit (or multiple bits) from 0 to 1 requires execution of either the Page Erase or Mass Erase commands.

Byte Programming can be accomplished using the On-Chip Debugger's Write Memory command or eZ8 CPU execution of the LDC or LDCI instructions. Refer to the *eZ8 CPU User Manual* (available for download at <a href="https://www.zilog.com">www.zilog.com</a>) for a description of the LDC and LDCI instructions. While the Flash Controller programs the Flash memory, the eZ8 CPU idles but the system clock and on-chip peripherals continue to operate. To exit programming mode and lock the Flash, write any value to the Flash Control register, except the Mass Erase or Page Erase commands.



**Caution:** The byte at each address of the Flash memory cannot be programmed (any bits written to 0) more than twice before an erase cycle occurs.

# Page Erase

The Flash memory can be erased one page (512 bytes) at a time. Page Erasing the Flash memory sets all bytes in that page to the value FFH. The Flash Page Select register identifies the page to be erased. Only a page residing in an unprotected sector can be erased. With the Flash Controller unlocked and the active page set, writing the value 95h to the Flash Control register initiates the Page Erase operation. While the Flash Controller executes the Page Erase operation, the eZ8 CPU idles but the system clock and on-chip peripherals continue to operate. The eZ8 CPU resumes operation after the Page Erase operation completes. If the Page Erase operation is performed using the On-Chip Debugger, poll the Flash Status register to determine when the Page Erase operation is complete. When the Page Erase is complete, the Flash Controller returns to its locked state.

### Mass Erase

The Flash memory can also be Mass Erased using the Flash Controller, but only by using the On-Chip Debugger. Mass Erasing the Flash memory sets all bytes to the value FFH. With the Flash Controller unlocked and the Mass Erase successfully enabled, writing the value 63H to the Flash Control register initiates the Mass Erase operation. While the Flash



Controller executes the Mass Erase operation, the eZ8 CPU idles but the system clock and on-chip peripherals continue to operate. Using the On-Chip Debugger, poll the Flash Status register to determine when the Mass Erase operation is complete. When the Mass Erase is complete, the Flash Controller returns to its locked state.

### Flash Controller Bypass

The Flash Controller can be bypassed and the control signals for the Flash memory brought out to the GPIO pins. Bypassing the Flash Controller allows faster Row Programming algorithms by controlling the Flash programming signals directly.

Row programing is recommended for gang programming applications and large volume customers who do not require in-circuit initial programming of the Flash memory. Mass Erase and Page Erase operations are also supported when the Flash Controller is bypassed.

Please refer to the document entitled Third-Party Flash Programming Support for Z8 *Encore!*® for more information about bypassing the Flash Controller. This document is available for download at www.zilog.com.

### Flash Controller Behavior in Debug Mode

The following changes in behavior of the Flash Controller occur when the Flash Controller is accessed using the On-Chip Debugger:

- The Flash Write Protect option bit is ignored.
- The Flash Sector Protect register is ignored for programming and erase operations.
- Programming operations are not limited to the page selected in the Page Select register.
- Bits in the Flash Sector Protect register can be written to one or zero.
- The second write of the Page Select register to unlock the Flash Controller is not necessary.
- The Page Select register can be written when the Flash Controller is unlocked.
- The Mass Erase command is enabled through the Flash Control register.



**Caution:** For security reasons, flash controller allows only a single page to be opened for write/ erase. When writing multiple flash pages, the flash controller must go through the unlock sequence again to select another page.

## **Flash Control Register Definitions**

#### Flash Control Register

The Flash Controller must be unlocked using the Flash Control register before programming or erasing the Flash memory. Writing the sequence 73H 8CH, sequentially, to the Flash Control register unlocks the Flash Controller. When the Flash Controller is unlocked, the Flash memory can be enabled for Mass Erase or Page Erase by writing the appropriate enable command to the FCTL. Page Erase applies only to the active page selected in Flash Page Select register. Mass Erase is enabled only through the On-Chip Debugger. Writing an invalid value or an invalid sequence returns the Flash Controller to its locked state. The Write-only Flash Control Register shares its Register File address with the read-only Flash Status Register

Table 79. Flash Control Register (FCTL)

| BITS  | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---|---------------|---|---|---|---|---|---|--|--|
| FIELD |   | FCMD          |   |   |   |   |   |   |  |  |
| RESET | 0 | 0 0 0 0 0 0 0 |   |   |   |   |   |   |  |  |
| R/W   | W | W             | W | W | W | W | W | W |  |  |
| ADDR  |   | FF8H          |   |   |   |   |   |   |  |  |

FCMD—Flash Command

73H = First unlock command.

8CH = Second unlock command.

95H = Page Erase command (must be third command in sequence to initiate Page Erase).

63H = Mass Erase command (must be third command in sequence to initiate Mass Erase).

5EH = Enable Flash Sector Protect Register Access

### Flash Status Register

The Flash Status register indicates the current state of the Flash Controller. This register can be read at any time. The read-only Flash Status Register shares its Register File address with the Write-only Flash Control Register.

Table 80. Flash Status Register (FSTAT)

| BITS  | 7    | 6     | 5     | 4 | 3 | 2 | 1 | 0 |
|-------|------|-------|-------|---|---|---|---|---|
| FIELD | Rese | erved | FSTAT |   |   |   |   |   |
| RESET | 0    | 0     | 0     | 0 | 0 | 0 | 0 | 0 |

#### Table 80. Flash Status Register (FSTAT)

| R/W  | R | R | R | R | R  | R | R | R |
|------|---|---|---|---|----|---|---|---|
| ADDR |   |   |   |   | 8H |   |   |   |

Reserved—Must be 0.

FSTAT—Flash Controller Status

000000 = Flash Controller locked.

000001 = First unlock command received (73H written).

000010 = Second unlock command received (8CH written).

000011 = Flash Controller unlocked.

000100 = Sector protect register selected.

001xxx = Program operation in progress.

010xxx = Page erase operation in progress.

100xxx = Mass erase operation in progress

### Flash Page Select Register

The Flash Page Select register shares address space with the Flash Sector Protect Register. Unless the Flash controller is unlocked and written with 5EH, writes to this address target the Flash Page Select Register.

The register is used to select one of the 8 available Flash memory pages to be programmed or erased. Each Flash Page contains 512 bytes of Flash memory. During a Page Erase operation, all Flash memory having addresses with the most significant 7-bits given by FPS[6:0] are chosen for program/erase operation.

Table 81. Flash Page Select Register (FPS)

| BITS  | 7       | 6    | 5   | 4   | 3    | 2   | 1   | 0   |
|-------|---------|------|-----|-----|------|-----|-----|-----|
| FIELD | INFO_EN |      |     |     | PAGE |     |     |     |
| RESET | 0       | 0    | 0   | 0   | 0    | 0   | 0   | 0   |
| R/W   | R/W     | R/W  | R/W | R/W | R/W  | R/W | R/W | R/W |
| ADDR  |         | FF9H |     |     |      |     |     |     |

INFO EN—Information Area Enable

0 = Information Area us not selected

1 = Information Area is selected. The Information Area is mapped into the Program Memory address space at addresses FEOOH through FFFFH.

PAGE—Page Select

This 7-bit field identifies the Flash memory page for Page Erase and page unlocking.

Program Memory Address[15:9] = PAGE[6:0]. For the Z8F04x3 devices, the upper 4 bits must always be 0. For the Z8F02x3 devices, the upper 5 bits must always be 0. For the Z8F01x3 devices, the upper 6 bits must always be 0.

### Flash Sector Protect Register

The Flash Sector Protect register is shared with the Flash Page Select Register. When the Flash Control Register is written with 73H followed by 5EH, the next write to this address targets the Flash Sector Protect Register. In all other cases, it targets the Flash Page Select Register.

This register selects one of the 8 available Flash memory sectors to be protected. The reset state of each Sector Protect bit is an unprotected state. After a sector is protected by setting its corresponding register bit, it cannot be unprotected (the register bit cannot be cleared) without powering down the device.

BITS 7 6 5 4 3 2 1 0 SPROT7 SPROT6 SPROT5 SPROT4 SPROT3 SPROT2 SPROT1 SPROT0 FIELD 0 0 0 0 0 0 0 0 RESET R/W R/W R/W R/W R/W R/W R/W R/W R/W FF9H ADDR

Table 82. Flash Sector Protect Register (FPROT)

#### SPROT7-SPROT0—Sector Protection

Each bit corresponds to a 512 bytes Flash sector. For the Z8F04x3 devices all bits are used. For the Z8F02x3 devices, the upper 4 bits are unused. For the Z8F01x3 devices, the upper 6 bits are unused

### Flash Frequency High and Low Byte Registers

The Flash Frequency High and Low Byte registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash Frequency value must contain the system clock frequency (in KHz) and is calculated using the following equation:.

$$FFREQ[15:0] = \{FFREQH[7:0], FFREQL[7:0]\} = \frac{System\ Clock\ Frequency}{1000}$$



**Caution:** Flash programming and erasure is not supported for system clock frequencies below 20KHz or above 20MHz. The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure proper operation of the device.

### Table 83. Flash Frequency High Byte Register (FFREQH)

| BITS  | 7   | 6             | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-------|-----|---------------|-----|-----|-----|-----|-----|-----|--|--|
| FIELD |     | FFREQH        |     |     |     |     |     |     |  |  |
| RESET | 0   | 0 0 0 0 0 0 0 |     |     |     |     |     |     |  |  |
| R/W   | R/W | R/W           | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| ADDR  |     | FFAH          |     |     |     |     |     |     |  |  |

FFREQH—Flash Frequency High Byte High byte of the 16-bit Flash Frequency value.

Table 84. Flash Frequency Low Byte Register (FFREQL)

| BITS  | 7 | 6      | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|-------|---|--------|---|----|----|---|---|---|--|--|
| FIELD |   | FFREQL |   |    |    |   |   |   |  |  |
| RESET |   | 0      |   |    |    |   |   |   |  |  |
| R/W   |   |        |   | R/ | W  |   |   |   |  |  |
| ADDR  |   |        |   | FF | ВН |   |   |   |  |  |

FFREQL—Flash Frequency Low Byte Low byte of the 16-bit Flash Frequency value.

## Flash Option Bits

#### Overview

Programmable Flash Option Bits allow user configuration of certain aspects of Z8 Encore!<sup>®</sup> 4K Series operation. The feature configuration data is stored in the Flash Program Memory and read during Reset. The features available for control through the Flash Option Bits are:

- Watch-Dog Timer time-out response selection—interrupt or system reset
- Watch-Dog Timer enabled at Reset
- The ability to prevent unwanted read access to user code in Program Memory
- The ability to prevent accidental programming and erasure of all or a portion of the user code in Program Memory
- Voltage Brown-Out configuration-always enabled or disabled during STOP mode to reduce STOP mode power consumption
- Voltage Brown-Out response selection—interrupt or System Reset
- Factory trimming information for the Internal Precision Oscillator
- Factory calibration values for ADC compensation

### **Operation**

### **Option Bit Configuration By Reset**

Each time the Flash Option Bits are programmed or erased, the device must be Reset for the change to take effect. During any reset operation (System Reset, system reset, or STOP Mode Recovery), the Flash Option Bits are automatically read from the Flash Program Memory and written to Option Configuration registers. The Option Configuration registers control operation of the devices within the Z8 Encore!<sup>®</sup> 4K Series. Option Bit control is established before the device exits Reset and the eZ8 CPU begins code execution. The Option Configuration registers are not part of the Register File and are not accessible for read or write access.

### **Option Bit Types**

#### **User Option Bits**

The user option bits are contained in the first two bytes of program memory. User access to these bits has been provided because these locations contain application-specific device configurations. The information contained here is lost when page 0 of the program memory is erased.

#### **Trim Option Bits**

The trim option bits are contained in the information page of the Flash memory. These bits are factory programmed values required to optimize the operation of onboard analog circuitry and cannot be permanently altered by the user. Program memory may be erased without endangering these values. It is possible to alter working values of these bits by accessing the Trim Bit Address and Data Registers, but these working values are lost after a power loss.

There are 32 bytes of trim data. To modify one of these values the user code must first write a value between 00H and 1FH into the Trim Bit Address Register. The next write to the Trim Bit Data register changes the working value of the target trim data byte.

Reading the trim data requires the user code to write a value between 00H and 1FH into the Trim Bit Address Register. The next read from the Trim Bit Data register returns the working value of the target trim data byte.

Note:

The trim address range is from information address 20-3F only. The remainder of the information page is not accessible through the trim bit address and data registers.

#### **Calibration Option Bits**

The calibration option bits are also contained in the information page. These bits are factory programmed values intended for use in software correcting the device's analog performance. To read these values, the user code must employ the LDC instruction to access the information area of the address space as defined in See "Flash Information Area" on page 15.

The following code example shows how to read the calibration data from the flash information area.

```
; get value at info address 60 (FE60h)
ldx FPS, #%80 ; enable access to flash info page
ld R0, #%FE
ld R1, #%60
ldc R2, @RR0 ; R2 now contains the calibration value
```

### ZiL

### Flash Option Bit Control Register Definitions

### **Trim Bit Address Register**

This register contains the target address for an access to the trim option bits.

Table 85. Trim Bit Address Register (TRMADR)

| BITS  | 7   | 6                                      | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------|-----|----------------------------------------|-----|-----|-----|-----|-----|-----|--|
| FIELD |     | TRMADR - Trim Bit Address (00H to 1FH) |     |     |     |     |     |     |  |
| RESET | 0   | 0                                      | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W   | R/W | R/W                                    | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR  |     |                                        |     | FF  | 6H  |     |     |     |  |

### **Trim Bit Data Register**

This register contains the read or write data for access to the trim option bits.

Table 86. Trim Bit Data Register (TRMDR)

| BITS  | 7   | 6                     | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------|-----|-----------------------|-----|-----|-----|-----|-----|-----|--|
| FIELD |     | TRMDR - Trim Bit Data |     |     |     |     |     |     |  |
| RESET | 0   | 0                     | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W   | R/W | R/W                   | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR  |     | FF7H                  |     |     |     |     |     |     |  |

### Flash Option Bit Address Space

The first two bytes of Flash Program Memory at addresses 0000H and 0001H are reserved for the user-programmable Flash Option Bits.

### Flash Program Memory Address 0000H

#### Table 87. Flash Option Bits at Program Memory Address 0000H

| BITS       | 7                                                  | 6      | 5    | 4     | 3      | 2   | 1        | 0   |  |  |  |
|------------|----------------------------------------------------|--------|------|-------|--------|-----|----------|-----|--|--|--|
| FIELD      | WDT_RES                                            | WDT_AO | Rese | erved | VBO_AO | FRP | Reserved | FWP |  |  |  |
| RESET      | U                                                  | U      | U    | U     | U      | U   | U        | U   |  |  |  |
| R/W        | R/W                                                | R/W    | R/W  | R/W   | R/W    | R/W | R/W      | R/W |  |  |  |
| ADDR       | Program Memory 0000H                               |        |      |       |        |     |          |     |  |  |  |
| Noto: II - | Neto: I.I. = Unahangad by Pagat. P/M = Pagad/Mrita |        |      |       |        |     |          |     |  |  |  |

Note: U = Unchanged by Reset. R/W = Read/Write.

#### WDT\_RES—Watch-Dog Timer Reset

- 0 = Watch-Dog Timer time-out generates an interrupt request. Interrupts must be globally enabled for the eZ8 CPU to acknowledge the interrupt request.
- 1 = Watch-Dog Timer time-out causes a system reset. This setting is the default for unprogrammed (erased) Flash.

#### WDT\_AO—Watch-Dog Timer Always On

- 0 = Watch-Dog Timer is automatically enabled upon application of system power. Watch-Dog Timer can not be disabled.
- 1 = Watch-Dog Timer is enabled upon execution of the WDT instruction. Once enabled, the Watch-Dog Timer can only be disabled by a Reset or STOP Mode Recovery. This setting is the default for unprogrammed (erased) Flash.

#### Reserved—Must be 1

#### VBO\_AO—Voltage Brown-Out Protection Always On

- 0 = Voltage Brown-Out Protection is disabled in STOP mode to reduce total power consumption.
- 1 = Voltage Brown-Out Protection is always enabled including during STOP mode. This setting is the default for unprogrammed (erased) Flash.

#### FRP—Flash Read Protect

- 0 =User program code is inaccessible. Limited control features are available through the On-Chip Debugger.
- 1 = User program code is accessible. All On-Chip Debugger commands are enabled. This setting is the default for unprogrammed (erased) Flash.

#### Reserved—Must be 1.

#### FWP—Flash Write Protect

This Option Bit provides Flash Program Memory protection:

- 0 = Programming and erasure disabled for all of Flash Program Memory. Programming, Page Erase, and Mass Erase through User Code is disabled. Mass Erase is available using the On-Chip Debugger.
- 1 = Programming, Page Erase, and Mass Erase are enabled for all of Flash Program Memory.

### Flash Program Memory Address 0001H

Table 88. Flash Options Bits at Program Memory Address 0001H

| BITS                                            | 7                    | 6             | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-------------------------------------------------|----------------------|---------------|-----|-----|-----|-----|-----|-----|--|--|
| FIELD                                           |                      | Reserved      |     |     |     |     |     |     |  |  |
| RESET                                           | U                    | U U U U U U U |     |     |     |     |     |     |  |  |
| R/W                                             | R/W                  | R/W           | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| ADDR                                            | Program Memory 0001H |               |     |     |     |     |     |     |  |  |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                      |               |     |     |     |     |     |     |  |  |

Reserved—Must be 1.

### **Trim Bit Address Space**

Trim Bit Address 0000H—Reserved

Trim Bit Address 0001H—Reserved

#### **Trim Bit Address 0002H**

Table 89. Trim Option Bits at 0002H (TIPO)

| BITS      | 7                                               | 6                             | 5 | 4    | 3    | 2 | 1 | 0 |  |  |
|-----------|-------------------------------------------------|-------------------------------|---|------|------|---|---|---|--|--|
| FIELD     |                                                 |                               |   | IPO_ | TRIM |   |   |   |  |  |
| RESET     |                                                 | U                             |   |      |      |   |   |   |  |  |
| R/W       |                                                 | R/W                           |   |      |      |   |   |   |  |  |
| ADDR      |                                                 | Information Page Memory 0022H |   |      |      |   |   |   |  |  |
| Note: U = | Note: U = Unchanged by Reset. R/W = Read/Write. |                               |   |      |      |   |   |   |  |  |

IPO\_TRIM—Internal Precision Oscillator Trim Byte Contains trimming bits for Internal Precision Oscillator.

### Trim Bit Address 0003H—Reserved

#### Trim Bit Address 0004H—Reserved

### **ZiLOG Calibration Bits**

#### **ADC Calibration Bits**

Table 90. ADC Calibration Bits at 0060H-007DH

| BITS      | 7                                               | 6             | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-----------|-------------------------------------------------|---------------|-----|-----|-----|-----|-----|-----|--|
| FIELD     | ADC_CAL                                         |               |     |     |     |     |     |     |  |
| RESET     | U                                               | U U U U U U U |     |     |     |     |     |     |  |
| R/W       | R/W                                             | R/W           | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR      | Information Page Memory 0060H-007DH             |               |     |     |     |     |     |     |  |
| Note: U = | Note: U = Unchanged by Reset. R/W = Read/Write. |               |     |     |     |     |     |     |  |

ADC\_CAL—Analog to Digital Converter Calibration Values

Contains factory calibrated values for ADC gain and offset compensation. Each of the three supported reference types has one byte of offset calibration and two bytes of gain calibration. These values are read by user software to compensate ADC measurements as detailed in "Software Compensation Procedure" on page 114. The location of each calibration byte is provided in Table 91.

**Table 91. ADC Calibration Data Location** 

| Info Page<br>Address | Memory<br>Address | Compensation<br>Usage | ADC Mode                | Reference Type |
|----------------------|-------------------|-----------------------|-------------------------|----------------|
| 60                   | FE60              | Offset                | Single-Ended Unbuffered | Internal 2.0V  |
| 08                   | FE08              | Gain High Byte        | Single-Ended Unbuffered | Internal 2.0V  |
| 09                   | FE09              | Gain Low Byte         | Single-Ended Unbuffered | Internal 2.0V  |
| 63                   | FE63              | Offset                | Single-Ended Unbuffered | Internal 1.0V  |
| 0A                   | FE0A              | Gain High Byte        | Single-Ended Unbuffered | Internal 1.0V  |
| 0B                   | FE0B              | Gain Low Byte         | Single-Ended Unbuffered | Internal 1.0V  |
| 66                   | FE66              | Offset                | Single-Ended Unbuffered | External 2.0V  |
| 0C                   | FE0C              | Gain High Byte        | Single-Ended Unbuffered | External 2.0V  |
| 0D                   | FE0D              | Gain Low Byte         | Single-Ended Unbuffered | External 2.0V  |

# On-Chip Debugger

#### Overview

The Z8 Encore!® 4K Series devices contain an integrated On-Chip Debugger (OCD) that provides advanced debugging features including:

- Reading and writing of the Register File
- Reading and writing of Program and Data Memory
- Setting of Breakpoints and Watchpoints
- Executing eZ8 CPU instructions

### **Architecture**

The On-Chip Debugger consists of four primary functional blocks: transmitter, receiver, auto-baud detector/generator, and debug controller. Figure 22 illustrates the architecture of the On-Chip Debugger



Figure 22.On-Chip Debugger Block Diagram

140

### **Operation**

#### **OCD** Interface

The On-Chip Debugger uses the DBG pin for communication with an external host. This one-pin interface is a bi-directional open-drain interface that transmits and receives data. Data transmission is half-duplex, in that transmit and receive cannot occur simultaneously. The serial data on the DBG pin is sent using the standard asynchronous data format defined in RS-232. This pin creates an interface from the Z8 Encore!  $^{\textcircled{\$}}$  4K Series products to the serial port of a host PC using minimal external hardware. Two different methods for connecting the DBG pin to an RS-232 interface are depicted in Figures 23 and 24. The recommended method is the buffered implementation depicted in Figure 24. The DBG pin must always be connected to  $V_{DD}$  through an external pull-up resistor.



#### Caution:

For operation of the On-Chip Debugger, all power pins  $(V_{DD})$  and  $AV_{DD}$  must be supplied with power, and all ground pins  $(V_{SS})$  and  $AV_{SS}$  must be properly grounded.

The DBG pin is open-drain and must always be connected to  $V_{DD}$  through an external pull-up resistor to insure proper operation.



Figure 23.Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface (1)





Figure 24.Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface (2)

#### **DEBUG Mode**

The operating characteristics of the devices in DEBUG mode are:

- The eZ8 CPU fetch unit stops, idling the eZ8 CPU, unless directed by the OCD to execute specific instructions
- The system clock operates unless in STOP mode
- All enabled on-chip peripherals operate unless in STOP mode
- Automatically exits HALT mode
- Constantly refreshes the Watch-Dog Timer, if enabled

#### **Entering DEBUG Mode**

- The device enters DEBUG mode after the eZ8 CPU executes a BRK (Breakpoint) instruction.
- If the DBG pin is held Low during the most recent clock cycle of system reset, the part enters DEBUG mode upon exiting system reset.

### **Exiting DEBUG Mode**

The device exits DEBUG mode following any of these operations:

- Clearing the DBGMODE bit in the OCD Control Register to 0.
- Power-on reset
- Voltage Brown-Out reset
- Watch-Dog Timer reset

- Asserting the RESET pin Low to initiate a Reset.
- Driving the DBG pin Low while the device is in STOP mode initiates a System Reset.

#### **OCD Data Format**

The OCD interface uses the asynchronous data format defined for RS-232. Each character is transmitted as 1 Start bit, 8 data bits (least-significant bit first), and 1.5 Stop bits (Figure 25)



Figure 25.OCD Data Format

#### **OCD Auto-Baud Detector/Generator**

To run over a range of baud rates (data bits per second) with various system clock frequencies, the On-Chip Debugger contains an Auto-Baud Detector/Generator. After a reset, the OCD is idle until it receives data. The OCD requires that the first character sent from the host is the character 80H. The character 80H has eight continuous bits Low (one Start bit plus 7 data bits), framed between High bits. The Auto-Baud Detector measures this period and sets the OCD Baud Rate Generator accordingly.

The Auto-Baud Detector/Generator is clocked by the system clock. The minimum baud rate is the system clock frequency divided by 512. For optimal operation with asynchronous datastreams, the maximum recommended baud rate is the system clock frequency divided by 8. The maximum possible baud rate for asynchronous datastreams is the system clock frequency divided by 4, but this theoretical maximum is possible only for low noise designs with clean signals. Table 92 lists minimum and recommended maximum baud rates for sample crystal frequencies.

**Table 92. OCD Baud-Rate Limits** 

| System Clock Frequency<br>(MHz) | Recommended<br>Maximum Baud<br>Rate (Kbps) | Recommended<br>Standard PC Baud<br>Rate (bps) | Minimum Baud<br>Rate (Kbps) |
|---------------------------------|--------------------------------------------|-----------------------------------------------|-----------------------------|
| 5.5296                          | 1382.4                                     | 691,200                                       | 1.08                        |
| 0.032768 (32KHz)                | 4.096                                      | 2400                                          | 0.064                       |

If the OCD receives a Serial Break (nine or more continuous bits Low) the Auto-Baud Detector/Generator resets. Reconfigure the Auto-Baud Detector/Generator by sending 80H.

#### **OCD Serial Errors**

The On-Chip Debugger can detect any of the following error conditions on the DBG pin:

- Serial Break (a minimum of nine continuous bits Low)
- Framing Error (received Stop bit is Low)
- Transmit Collision (OCD and host simultaneous transmission detected by the OCD)

When the OCD detects one of these errors, it aborts any command currently in progress, transmits a four character long Serial Break back to the host, and resets the Auto-Baud Detector/Generator. A Framing Error or Transmit Collision may be caused by the host sending a Serial Break to the OCD. Because of the open-drain nature of the interface, returning a Serial Break break back to the host only extends the length of the Serial Break if the host releases the Serial Break early.

The host transmits a Serial Break on the DBG pin when first connecting to the Z8 Encore!<sup>®</sup> 4K Series devices or when recovering from an error. A Serial Break from the host resets the Auto-Baud Generator/Detector but does not reset the OCD Control register. A Serial Break leaves the device in DEBUG mode if that is the current mode. The OCD is held in Reset until the end of the Serial Break when the DBG pin returns High. Because of the open-drain nature of the DBG pin, the host can send a Serial Break to the OCD even if the OCD is transmitting a character.

### **Breakpoints**

Execution Breakpoints are generated using the BRK instruction (opcode 00H). When the eZ8 CPU decodes a BRK instruction, it signals the On-Chip Debugger. If Breakpoints are enabled, the OCD enters DEBUG mode and idles the eZ8 CPU. If Breakpoints are not enabled, the OCD ignores the BRK signal and the BRK instruction operates as an NOP instruction.

#### **Breakpoints in Flash Memory**

The BRK instruction is opcode 00H, which corresponds to the fully programmed state of a byte in Flash memory. To implement a Breakpoint, write 00H to the required break address, overwriting the current instruction. To remove a Breakpoint, the corresponding page of Flash memory must be erased and reprogrammed with the original data.

#### **Runtime Counter**

The On-Chip Debugger contains a 16-bit Runtime Counter. It counts system clock cycles between Breakpoints. The counter starts counting when the On-Chip Debugger leaves DEBUG mode and stops counting when it enters DEBUG mode again or when it reaches the maximum count of FFFFH.

### **On-Chip Debugger Commands**

The host communicates to the On-Chip Debugger by sending OCD commands using the DBG interface. During normal operation, only a subset of the OCD commands are available. In DEBUG mode, all OCD commands become available unless the user code and control registers are protected by programming the Flash Read Protect Option bit (FRP). The Flash Read Protect Option bit prevents the code in memory from being read out of the Z8 Encore!<sup>®</sup> 4K Series products. When this option is enabled, several of the OCD commands are disabled. Table 93 on page 149 is a summary of the On-Chip Debugger commands. Each OCD command is described in further detail in the bulleted list following this table. Table 93 also indicates those commands that operate when the device is not in DEBUG mode (normal operation) and those commands that are disabled by programming the Flash Read Protect Option bit.

| Debug Command              | Command<br>Byte | Enabled when NOT in DEBUG mode? | Disabled by<br>Flash Read Protect Option Bit                                                                                                                     |
|----------------------------|-----------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read OCD Revision          | 00H             | Yes                             | -                                                                                                                                                                |
| Reserved                   | 01H             | _                               | -                                                                                                                                                                |
| Read OCD Status Register   | 02H             | Yes                             | -                                                                                                                                                                |
| Read Runtime Counter       | 03H             | -                               | -                                                                                                                                                                |
| Write OCD Control Register | 04H             | Yes                             | Cannot clear DBGMODE bit                                                                                                                                         |
| Read OCD Control Register  | 05H             | Yes                             | -                                                                                                                                                                |
| Write Program Counter      | 06H             | _                               | Disabled                                                                                                                                                         |
| Read Program Counter       | 07H             | _                               | Disabled                                                                                                                                                         |
| Write Register             | H80             | _                               | Only writes of the Flash Memory Control registers are allowed. Additionally, only the Mass Erase command is allowed to be written to the Flash Control register. |
| Read Register              | 09H             | _                               | Disabled                                                                                                                                                         |
| Write Program Memory       | 0AH             | _                               | Disabled                                                                                                                                                         |
| Read Program Memory        | 0BH             | _                               | Disabled                                                                                                                                                         |
| Write Data Memory          | 0CH             | _                               | Yes                                                                                                                                                              |
| Read Data Memory           | 0DH             | _                               | -                                                                                                                                                                |
| Read Program Memory CRC    | 0EH             | -                               | -                                                                                                                                                                |
| Reserved                   | 0FH             | -                               | -                                                                                                                                                                |
| Step Instruction           | 10H             | -                               | Disabled                                                                                                                                                         |
| Stuff Instruction          | 11H             | -                               | Disabled                                                                                                                                                         |

| <b>Debug Command</b> | Command<br>Byte | Enabled when NOT in DEBUG mode? | Disabled by<br>Flash Read Protect Option Bit |
|----------------------|-----------------|---------------------------------|----------------------------------------------|
| Execute Instruction  | 12H             | -                               | Disabled                                     |
| Reserved             | 13H–FFH         | -                               | -                                            |

In the following bulleted list of OCD Commands, data and commands sent from the host to the On-Chip Debugger are identified by 'DBG ← Command/Data'. Data sent from the On-Chip Debugger back to the host is identified by 'DBG → Data'

Read OCD Revision (00H)—The Read OCD Revision command determines the version of the On-Chip Debugger. If OCD commands are added, removed, or changed, this revision number changes.

```
DBG \leftarrow 00H

DBG \rightarrow OCDRev[15:8] (Major revision number)

DBG \rightarrow OCDRev[7:0] (Minor revision number)
```

• **Read OCD Status Register (02H)**—The Read OCD Status Register command reads the OCDSTAT register.

```
DBG \leftarrow 02H
DBG \rightarrow OCDSTAT[7:0]
```

• Read Runtime Counter (03H)—The Runtime Counter counts system clock cycles in between Breakpoints. The 16-bit Runtime Counter counts up from 0000H and stops at the maximum count of FFFFH. The Runtime Counter is overwritten during the Write Memory, Read Memory, Write Register, Read Register, Read Memory CRC, Step Instruction, Stuff Instruction, and Execute Instruction commands.

```
DBG ← 03H

DBG → RuntimeCounter[15:8]

DBG → RuntimeCounter[7:0]
```

• Write OCD Control Register (04H)—The Write OCD Control Register command writes the data that follows to the OCDCTL register. When the Flash Read Protect Option Bit is enabled, the DBGMODE bit (OCDCTL[7]) can only be set to 1, it cannot be cleared to 0 and the only method of returning the device to normal operating mode is to reset the device.

```
DBG \leftarrow 04H
DBG \leftarrow OCDCTL[7:0]
```

• **Read OCD Control Register (05H)**—The Read OCD Control Register command reads the value of the OCDCTL register.

```
DBG \leftarrow 05H
DBG \rightarrow OCDCTL[7:0]
```

Write Program Counter (06H)—The Write Program Counter command writes the data
that follows to the eZ8 CPU's Program Counter (PC). If the device is not in DEBUG mode
or if the Flash Read Protect Option bit is enabled, the Program Counter (PC) values are
discarded.

```
DBG ← 06H
DBG ← ProgramCounter[15:8]
DBG ← ProgramCounter[7:0]
```

• **Read Program Counter (07H)**—The Read Program Counter command reads the value in the eZ8 CPU's Program Counter (PC). If the device is not in DEBUG mode or if the Flash Read Protect Option bit is enabled, this command returns FFFFH.

```
DBG ← 07H

DBG → ProgramCounter[15:8]

DBG → ProgramCounter[7:0]
```

• Write Register (08H)—The Write Register command writes data to the Register File. Data can be written 1–256 bytes at a time (256 bytes can be written by setting size to 0). If the device is not in DEBUG mode, the address and data values are discarded. If the Flash Read Protect Option bit is enabled, only writes to the Flash Control Registers are allowed and all other register write data values are discarded.

```
DBG ← 08H
DBG ← {4'h0,Register Address[11:8]}
DBG ← Register Address[7:0]
DBG ← Size[7:0]
DBG ← 1-256 data bytes
```

• Read Register (09H)—The Read Register command reads data from the Register File. Data can be read 1–256 bytes at a time (256 bytes can be read by setting size to 0). If the device is not in DEBUG mode or if the Flash Read Protect Option bit is enabled, this command returns FFH for all the data values.

```
DBG \leftarrow 09H
DBG \leftarrow {4'h0,Register Address[11:8]
DBG \leftarrow Register Address[7:0]
DBG \leftarrow Size[7:0]
DBG \rightarrow 1-256 data bytes
```

• Write Program Memory (0AH)—The Write Program Memory command writes data to Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be written 1–65536 bytes at a time (65536 bytes can be written by setting size to 0). The on-chip Flash Controller must be written to and unlocked for the programming operation to occur. If the Flash Controller is not unlocked, the data is discarded. If the device is not in DEBUG mode or if the Flash Read Protect Option bit is enabled, the data is discarded.

```
DBG ← 0AH

DBG ← Program Memory Address[15:8]

DBG ← Program Memory Address[7:0]

DBG ← Size[15:8]

DBG ← Size[7:0]

DBG ← 1-65536 data bytes
```

• **Read Program Memory (0BH)**—The Read Program Memory command reads data from Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1–65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG mode or if the Flash Read Protect Option Bit is enabled, this command returns FFH for the data.

```
DBG ← 0BH

DBG ← Program Memory Address[15:8]

DBG ← Program Memory Address[7:0]

DBG ← Size[15:8]

DBG ← Size[7:0]

DBG → 1-65536 data bytes
```

• Write Data Memory (0CH)—The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1–65536 bytes at a time (65536 bytes can be written by setting size to 0). If the device is not in DEBUG mode or if the Flash Read Protect Option Bit is enabled, the data is discarded.

```
DBG ← 0CH

DBG ← Data Memory Address[15:8]

DBG ← Data Memory Address[7:0]

DBG ← Size[15:8]

DBG ← Size[7:0]

DBG ← 1-65536 data bytes
```

• **Read Data Memory (0DH)**—The Read Data Memory command reads from Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be read 1 to 65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG mode, this command returns FFH for the data.

```
DBG ← 0DH

DBG ← Data Memory Address[15:8]

DBG ← Data Memory Address[7:0]

DBG ← Size[15:8]

DBG ← Size[7:0]

DBG → 1-65536 data bytes
```

• Read Program Memory CRC (0EH)—The Read Program Memory CRC command computes and returns the Cyclic Redundancy Check (CRC) of Program Memory using the 16-bit CRC-CCITT polynomial. If the device is not in DEBUG mode, this command re-

turns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads the Program Memory, calculates the CRC value, and returns the result. The delay is a function of the Program Memory size and is approximately equal to the system clock period multiplied by the number of bytes in the Program Memory.

```
DBG \leftarrow 0EH
DBG \rightarrow CRC[15:8]
DBG \rightarrow CRC[7:0]
```

• Step Instruction (10H)—The Step Instruction command steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

```
DBG ← 10H
```

• Stuff Instruction (11H)—The Stuff Instruction command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0-4 bytes of the instruction are read from Program Memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a Breakpoint. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

```
DBG ← 11H
DBG ← opcode[7:0]
```

• Execute Instruction (12H)—The Execute Instruction command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over Breakpoints. The number of bytes to send for the instruction depends on the opcode. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, this command reads and discards one byte.

```
DBG \leftarrow 12H DBG \leftarrow 1-5 byte opcode
```

### **On-Chip Debugger Control Register Definitions**

### **OCD Control Register**

The OCD Control register controls the state of the On-Chip Debugger. This register is used to enter or exit DEBUG mode and to enable the BRK instruction. It can also reset the Z8 Encore!® 4K Series device.

A reset and stop function can be achieved by writing 81H to this register. A reset and go function can be achieved by writing 41H to this register. If the device is in DEBUG mode, a run function can be implemented by writing 40H to this register.

Table 93. OCD Control Register (OCDCTL)

| BITS  | 7       | 6     | 5      | 4 | 3    | 2     | 1 | 0   |
|-------|---------|-------|--------|---|------|-------|---|-----|
| FIELD | DBGMODE | BRKEN | DBGACK |   | Rese | erved |   | RST |
| RESET | 0       | 0     | 0      | 0 | 0    | 0     | 0 | 0   |
| R/W   | R/W     | R/W   | R/W    | R | R    | R     | R | R/W |

#### DBGMODE—Debug Mode

The device enters DEBUG mode when this bit is 1. When in DEBUG mode, the eZ8 CPU stops fetching new instructions. Clearing this bit causes the eZ8 CPU to restart. This bit is automatically set when a BRK instruction is decoded and Breakpoints are enabled. If the Flash Read Protect Option Bit is enabled, this bit can only be cleared by resetting the device. It cannot be written to 0.

0 = The Z8 Encore! XP® 4K Series device is operating in NORMAL mode.

1 = The Z8 Encore! XP<sup>®</sup> 4K Series device is in DEBUG mode.

#### BRKEN—Breakpoint Enable

This bit controls the behavior of the BRK instruction (opcode 00H). By default, Breakpoints are disabled and the BRK instruction behaves similar to an NOP instruction. If this bit is 1, when a BRK instruction is decoded, the DBGMODE bit of the OCDCTL register is automatically set to 1.

0 =Breakpoints are disabled.

1 = Breakpoints are enabled.

#### DBGACK—Debug Acknowledge

This bit enables the debug acknowledge feature. If this bit is set to 1, the OCD sends a Debug Acknowledge character (FFH) to the host when a Breakpoint occurs.

0 = Debug Acknowledge is disabled.

1 = Debug Acknowledge is enabled.

Reserved—Must be 0.

#### RST—Reset

Setting this bit to 1 resets the Z8F04xA family device. The device goes through a normal Power-On Reset sequence with the exception that the On-Chip Debugger is not reset. This bit is automatically cleared to 0 at the end of reset.

0 = No effect.

1 = Reset the Flash Read Protect Option Bit device.

### **OCD Status Register**

The OCD Status register reports status information about the current state of the debugger and the system.

### Table 94. OCD Status Register (OCDSTAT)

| BITS  | 7   | 6    | 5      | 4 | 3 | 2        | 1 | 0 |
|-------|-----|------|--------|---|---|----------|---|---|
| FIELD | DBG | HALT | FRPENB |   |   | Reserved |   |   |
| RESET | 0   | 0    | 0      | 0 | 0 | 0        | 0 | 0 |
| R/W   | R   | R    | R      | R | R | R        | R | R |

DBG—Debug Status

0 = NORMAL mode

1 = DEBUG mode

HALT—HALT Mode

0 = Not in HALT mode

1 = In HALT mode

FRPENB—Flash Read Protect Option Bit Enable

0 = FRP bit enabled, that allows disabling of many OCD commands

1 = FRP bit has no effect

Reserved—Must be 0.

## **Oscillator Control**

#### Overview

The Z8 Encore!® 4K Series devices uses three possible clocking schemes, each user-selectable:

- On-chip precision trimmed RC oscillator
- External clock drive
- On-chip low precision Watch-Dog Timer oscillator

In addition, Z8 Encore!® 4K Series devices contain clock failure detection and recovery circuitry, allowing continued operation despite a failure of the primary oscillator.

### **Operation**

This chapter discusses the logic used to select the system clock and handle primary oscillator failures. A description of the specific operation of each oscillator is outlined elsewhere in this document. The detailed description of the Watch-Dog Timer Oscillator starts on page 82, the Internal Precision Oscillator description begins on page 155 of this document.

### **System Clock Selection**

The oscillator control block selects from the available clocks. Table 95 details each clock source and its usage.

Table 95. Oscillator Configuration and Selection

| <b>Clock Source</b>                 | Characteristics                                                                                                     | Required Setup                                                                                                              |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Internal Precision<br>RC Oscillator | <ul> <li>32.8KHz or 5.53MHz</li> <li>± 4% accuracy when trimmed</li> <li>No external components required</li> </ul> | Unlock and write Oscillator Control<br>Register (OSCCTL) to enable and<br>select oscillator at either 5.53MHz or<br>32.8KHz |

**Table 95. Oscillator Configuration and Selection (Continued)** 

| Clock Source                          | Characteristics                                                                                                           | Required Setup                                                                                                                                                                                       |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External Clock<br>Drive               | 0 to 20MHz     Accuracy dependent on external clock source                                                                | Write GPIO registers to configure PB3 pin for external clock function     Unlock and write OSCCTL to select external system clock     Apply external clock signal to GPIO                            |
| Internal Watchdog<br>Timer Oscillator | <ul> <li>10KHz nominal</li> <li>± 40% accuracy; no external components required</li> <li>Low power consumption</li> </ul> | <ul> <li>Enable WDT if not enabled and wait<br/>until WDT Oscillator is operating.</li> <li>Unlock and write Oscillator Control<br/>Register (OSCCTL) to enable and<br/>select oscillator</li> </ul> |



**Caution:** Unintentional accesses to the oscillator control register can actually stop the chip by switching to a non-functioning oscillator. To prevent this condition, the oscillator control block employs a register unlocking/locking scheme.

#### **OSC Control Register Unlocking/Locking**

To write the oscillator control register, unlock it by making two writes to the OSCCTL register with the values E7H followed by 18H. A third write to the OSCCTL register changes the value of the actual register and returns the register to a locked state. Any other sequence of oscillator control register writes has no effect. The values written to unlock the register must be ordered correctly, but are not necessarily consecutive. It is possible to write to or read from other registers within the unlocking/locking operation.

When selecting a new clock source, the primary oscillator failure detection circuitry and the Watch-Dog Timer oscillator failure circuitry must be disabled. If POFEN and WOFEN are not disabled prior to a clock switch-over, it is possible to generate an interrupt for a failure of either oscillator. The Failure detection circuitry can be enabled anytime after a successful write of OSCSEL in the oscillator control register.

The internal precision oscillator is enabled by default. If the user code changes to a different oscillator, it may be appropriate to disable the IPO for power savings. Disabling the IPO does not occur automatically.

### Clock Failure Detection and Recovery

#### **Primary Oscillator Failure**

The Z8 Encore!® 4K Series devices can generate non-maskable interrupt-like events when the primary oscillator fails. To maintain system function in this situation, the clock failure recovery circuitry automatically forces the Watch-Dog Timer oscillator to drive the system clock. The Watch-Dog Timer oscillator must be enabled to allow the recovery. Although

this oscillator runs at a much slower speed than the original system clock, the CPU continues to operate, allowing execution of a clock failure vector and software routines that either remedy the oscillator failure or issue a failure alert. This automatic switch-over is not available if the Watch-Dog Timer is the primary oscillator. It is also unavailable if the Watch-Dog Timer oscillator is disabled, though it is not necessary to enable the Watch-Dog Timer reset function outlined in the Watch-Dog Timer chapter of this document on page 82.

The primary oscillator failure detection circuitry asserts if the system clock frequency drops below 1KHz ±50%. If an external signal is selected as the system oscillator, it is possible that a very slow but non-failing clock can generate a failure condition. Under these conditions, do not enable the clock failure circuitry (POFEN must be deasserted in the OSCCTL register).

#### **Watch-Dog Timer Failure**

In the event of a Watch-Dog Timer oscillator failure, a similar non-maskable interrupt-like event is issued. This event does not trigger an attendant clock switch-over, but alerts the CPU of the failure. After a Watch-Dog Timer failure, it is no longer possible to detect a primary oscillator failure. The failure detection circuitry does not function if the Watch-Dog Timer is used as the primary oscillator or if the Watch-Dog Timer oscillator has been disabled. For either of these cases, it is necessary to disable the detection circuitry by deasserting the WDFEN bit of the OSCCTL register.

The Watch-Dog Timer oscillator failure detection circuit counts system clocks while looking for a Watch-Dog Timer clock. The logic counts 8004 system clock cycles before determining that a failure has occurred. The system clock rate determines the speed at which the Watch-Dog Timer failure can be detected. A very slow system clock results in very slow detection times.



**Caution:** It is possible to disable the clock failure detection circuitry as well as all functioning clock sources. In this case, the Z8 Encore!® 4K Series device ceases functioning and can only be recovered by Power-On-Reset.

### Oscillator Control Register Definitions

### Oscillator Control Register

The Oscillator Control Register (OSCCTL) enables/disables the various oscillator circuits, enables/disables the failure detection/recovery circuitry and selects the primary oscillator, which becomes the system clock.

The Oscillator Control Register must be unlocked before writing. Writing the two step sequence E7H followed by 18H to the Oscillator Control Register unlocks it. The register is locked at successful completion of a register write to the OSCCTL.

#### Table 96. Oscillator Control Register (OSCCTL)

| BITS  | 7     | 6        | 5     | 4     | 3     | 2   | 1      | 0   |
|-------|-------|----------|-------|-------|-------|-----|--------|-----|
| FIELD | INTEN | Reserved | WDTEN | POFEN | WDFEN |     | SCKSEL |     |
| RESET | 1     | 0        | 1     | 0     | 0     | 0   | 0      | 0   |
| R/W   | R/W   | R/W      | R/W   | R/W   | R/W   | R/W | R/W    | R/W |
| ADDR  |       | F86H     |       |       |       |     |        |     |

INTEN—Internal Precision Oscillator Enable

- 1 = Internal precision oscillator is enabled
- 0 = Internal precision oscillator is disabled

Reserved—Must be 0

WDTEN—Watchdog Timer Oscillator Enable

- 1 = Watch-Dog Timer oscillator is enabled
- 0 =Watch-Dog Timer oscillator is disabled

POFEN—Primary Oscillator Failure Detection Enable

- 1 = Failure detection and recovery of primary oscillator is enabled
- 0 = Failure detection and recovery of primary oscillator is disabled

WDFEN—Watchdog Timer Oscillator Failure Detection Enable

- 1 = Failure detection of Watch-Dog Timer oscillator is enabled
- 0 = Failure detection of Watch-Dog Timer oscillator is disabled

SCKSEL—System Clock Oscillator Select

- 000 = Internal precision oscillator functions as system clock at 5.53MHz
- 001 = Internal precision oscillator functions as system clock at 32KHz
- 010 = Reserved
- 011 = Watch-Dog Timer oscillator functions as system clock
- 100 = External clock signal on PB3 functions as system clock
- 101 = Reserved
- 110 = Reserved
- 111 = Reserved

## Internal Precision Oscillator

#### Overview

The Internal Precision Oscillator (IPO) is designed for use without external components. The user can either manually trim the oscillator for a non-standard frequency or use the automatic factory-trimmed version to achieve a 5.53MHz frequency. IPO features include:

- On-chip RC oscillator that does not require external components
- Output frequency of either 5.53MHz or 32.8KHz (contains both a fast and a slow mode)
- Trimming possible through Flash option bits with user override
- Elimination of crystals or ceramic resonators in applications where high timing accuracy is not required.

### **Operation**

The internal oscillator is an RC relaxation oscillator that has had its sensitivity to power supply variation minimized. By using ratio tracking thresholds, the effect of power supply voltage is cancelled out. The dominant source of oscillator error is the absolute variance of chip level fabricated components, such as capacitors. An 8-bit trimming register, incorporated into the design, compensates for absolute variation of oscillator frequency. Once trimmed the oscillator frequency is stable and does not require subsequent calibration. Trimming was performed during manufacturing and is not necessary for the user to repeat unless a frequency other than 5.53MHz (fast mode) or 32.8kHz (slow mode) is required.

Power down this block for minimum system power.

By default, the oscillator is configured through the Flash Option bits. However, the user code can override these trim values as described in "Trim Bit Address Space" on page 137.

Select one of two frequencies for the oscillator: 5.53MHz and 32.8KHz, using the OSC-SEL bits in the "Oscillator Control" on page 151.

## eZ8 CPU Instruction Set

### Assembly Language Programming Introduction

The eZ8 CPU assembly language provides a means for writing an application program without concern for actual memory addresses or machine instruction formats. A program written in assembly language is called a source program. Assembly language allows the use of symbolic addresses to identify memory locations. It also allows mnemonic codes (opcodes and operands) to represent the instructions themselves. The opcodes identify the instruction while the operands represent memory locations, registers, or immediate data values.

Each assembly language program consists of a series of symbolic commands called statements. Each statement can contain labels, operations, operands and comments.

Labels can be assigned to a particular instruction step in a source program. The label identifies that step in the program as an entry point for use by other instructions.

The assembly language also includes assembler directives that supplement the machine instruction. The assembler directives, or pseudo-ops, are not translated into a machine instruction. Rather, the pseudo-ops are interpreted as directives that control or assist the assembly process.

The source program is processed (assembled) by the assembler to obtain a machine language program called the object code. The object code is executed by the eZ8 CPU. An example segment of an assembly language program is detailed in the following example.

#### **Assembly Language Source Program Example**

; Everything after the semicolon is a comment. JP START

; A label called "START". The first instruction (JP START) in this START:

; example causes program execution to jump to the point within the

; program where the START label occurs.

LD R4, R7 ; A Load (LD) instruction with two operands. The first operand,

; Working Register R4, is the destination. The second operand,

; Working Register R7, is the source. The contents of R7 is

: written into R4.

LD 234H, #%01 ; Another Load (LD) instruction with two operands.

> ; The first operand, Extended Mode Register Address 234H, ; identifies the destination. The second operand, Immediate Data

; value 01H, is the source. The value 01H is written into the

; Register at address 234H.

### **Assembly Language Syntax**

For proper instruction execution, eZ8 CPU assembly language syntax requires that the operands be written as 'destination, source'. After assembly, the object code usually has the operands in the order 'source, destination', but ordering is opcode-dependent. The following instruction examples illustrate the format of some basic assembly instructions and the resulting object code produced by the assembler. This binary format must be followed by users that prefer manual program coding or intend to implement their own assembler.

**Example 1**: If the contents of Registers 43H and 08H are added and the result is stored in 43H, the assembly syntax and resulting object code is:

Table 97. Assembly Language Syntax Example 1

| <b>Assembly Language Code</b> | ADD | 43H, | H80 | (ADD dst, src) |
|-------------------------------|-----|------|-----|----------------|
| Object Code                   | 04  | 08   | 43  | (OPC src, dst) |

**Example 2**: In general, when an instruction format requires an 8-bit register address, that address can specify any register location in the range 0–255 or, using Escaped Mode Addressing, a Working Register R0–R15. If the contents of Register 43H and Working Register R8 are added and the result is stored in 43H, the assembly syntax and resulting object code is:

Table 98. Assembly Language Syntax Example 2

| <b>Assembly Language Code</b> | ADD | 43H, | R8 | (ADD dst, src) |
|-------------------------------|-----|------|----|----------------|
| Object Code                   | 04  | E8   | 43 | (OPC src, dst) |

See the device-specific Product Specification to determine the exact register file range available. The register file size varies, depending on the device type.

### **eZ8 CPU Instruction Notation**

In the eZ8 CPU Instruction Summary and Description sections, the operands, condition codes, status flags, and address modes are represented by a notational shorthand that is described in Table 99

| b<br>cc | Bit                            | L      |                                                                                                                        |
|---------|--------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|
| CC      |                                | b      | b represents a value from 0 to 7 (000B to 111B).                                                                       |
|         | Condition Code                 | _      | See Condition Codes overview in the eZ8 CPU User Manual.                                                               |
| DA      | Direct Address                 | Addrs  | Addrs. represents a number in the range of 0000H to FFFFH                                                              |
| ER      | Extended Addressing Register   | Reg    | Reg. represents a number in the range of 000H to FFFH                                                                  |
| IM      | Immediate Data                 | #Data  | Data is a number between 00H to FFH                                                                                    |
| Ir      | Indirect Working Register      | @Rn    | n = 0 –15                                                                                                              |
| IR      | Indirect Register              | @Reg   | Reg. represents a number in the range of 00H to FFH                                                                    |
| Irr     | Indirect Working Register Pair | @RRp   | p = 0, 2, 4, 6, 8, 10, 12, or 14                                                                                       |
| IRR     | Indirect Register Pair         | @Reg   | Reg. represents an even number in the range 00H to FEH                                                                 |
| p       | Polarity                       | р      | Polarity is a single bit binary value of either 0B or 1B.                                                              |
| r       | Working Register               | Rn     | n = 0 – 15                                                                                                             |
| R       | Register                       | Reg    | Reg. represents a number in the range of 00H to FFH                                                                    |
| RA      | Relative Address               | Х      | X represents an index in the range of +127 to – 128 which is an offset relative to the address of the next instruction |
| rr      | Working Register Pair          | RRp    | p = 0, 2, 4, 6, 8, 10, 12, or 14                                                                                       |
| RR      | Register Pair                  | Reg    | Reg. represents an even number in the range of 00H to FEH                                                              |
| Vector  | Vector Address                 | Vector | Vector represents a number in the range of 00H to FFH                                                                  |
| X       | Indexed                        | #Index | The register or register pair to be indexed is offset by the signed Index value (#Index) in a +127 to -128 range.      |

Table 100 contains additional symbols that are used throughout the Instruction Summary and Instruction Set Description sections.

| Symbol | Definition                   |  |
|--------|------------------------------|--|
| dst    | Destination Operand          |  |
| src    | Source Operand               |  |
| @      | Indirect Address Prefix      |  |
| SP     | Stack Pointer                |  |
| PC     | Program Counter              |  |
| FLAGS  | Flags Register               |  |
| RP     | Register Pointer             |  |
| #      | Immediate Operand Prefix     |  |
| В      | Binary Number Suffix         |  |
| %      | Hexadecimal Number<br>Prefix |  |
| Н      | Hexadecimal Number<br>Suffix |  |
|        |                              |  |

Assignment of a value is indicated by an arrow. For example,

$$dst \leftarrow dst + src$$

indicates the source data is added to the destination data and the result is stored in the destination location.

### **eZ8 CPU Instruction Classes**

eZ8 CPU instructions can be divided functionally into the following groups:

- Arithmetic
- Bit Manipulation
- Block Transfer
- CPU Control
- Load
- Logical
- Program Control
- Rotate and Shift

Tables 101 through 108 contain the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table as these instruction can be considered as a subset of more than one category. Within these tables, the source operand is identified as 'src', the destination operand is 'dst' and a condition code is 'cc'.

**Table 101. Arithmetic Instructions** 

| Mnemonic | Operands | Instruction                                   |
|----------|----------|-----------------------------------------------|
| ADC      | dst, src | Add with Carry                                |
| ADCX     | dst, src | Add with Carry using Extended Addressing      |
| ADD      | dst, src | Add                                           |
| ADDX     | dst, src | Add using Extended Addressing                 |
| СР       | dst, src | Compare                                       |
| CPC      | dst, src | Compare with Carry                            |
| CPCX     | dst, src | Compare with Carry using Extended Addressing  |
| CPX      | dst, src | Compare using Extended Addressing             |
| DA       | dst      | Decimal Adjust                                |
| DEC      | dst      | Decrement                                     |
| DECW     | dst      | Decrement Word                                |
| INC      | dst      | Increment                                     |
| INCW     | dst      | Increment Word                                |
| MULT     | dst      | Multiply                                      |
| SBC      | dst, src | Subtract with Carry                           |
| SBCX     | dst, src | Subtract with Carry using Extended Addressing |
| SUB      | dst, src | Subtract                                      |
| SUBX     | dst, src | Subtract using Extended Addressing            |

**Table 102. Bit Manipulation Instructions** 

| Mnemonic | Operands    | Instruction                                          |  |
|----------|-------------|------------------------------------------------------|--|
| BCLR     | bit, dst    | Bit Clear                                            |  |
| BIT      | p, bit, dst | Bit Set or Clear                                     |  |
| BSET     | bit, dst    | Bit Set                                              |  |
| BSWAP    | dst         | Bit Swap                                             |  |
| CCF      | _           | Complement Carry Flag                                |  |
| RCF      | _           | Reset Carry Flag                                     |  |
| SCF      | _           | Set Carry Flag                                       |  |
| TCM      | dst, src    | Test Complement Under Mask                           |  |
| TCMX     | dst, src    | Test Complement Under Mask using Extended Addressing |  |
| TM       | dst, src    | Test Under Mask                                      |  |
| TMX      | dst, src    | Test Under Mask using Extended Addressing            |  |

**Table 103. Block Transfer Instructions** 

| Mnemonic | Operands | Instruction                                                         |
|----------|----------|---------------------------------------------------------------------|
| LDCI     | dst, src | Load Constant to/from Program Memory and Auto-Increment Addresses   |
| LDEI     | dst, src | Load External Data to/from Data Memory and Auto-Increment Addresses |

**Table 104. CPU Control Instructions** 

| -        |          |                       |
|----------|----------|-----------------------|
| Mnemonic | Operands | Instruction           |
| ATM      | _        | Atomic Execution      |
| CCF      | _        | Complement Carry Flag |
| DI       | _        | Disable Interrupts    |
| El       | _        | Enable Interrupts     |
| HALT     | _        | Halt Mode             |
| NOP      | _        | No Operation          |
| RCF      | _        | Reset Carry Flag      |
| SCF      | _        | Set Carry Flag        |
| SRP      | src      | Set Register Pointer  |

**Table 104. CPU Control Instructions** 

| Mnemonic | Operands | Instruction             |
|----------|----------|-------------------------|
| STOP     | _        | STOP Mode               |
| WDT      | _        | Watch-Dog Timer Refresh |

**Table 105. Load Instructions** 

| Mnemonic | Operands    | Instruction                                                         |  |
|----------|-------------|---------------------------------------------------------------------|--|
| CLR      | dst         | Clear                                                               |  |
| LD       | dst, src    | Load                                                                |  |
| LDC      | dst, src    | Load Constant to/from Program Memory                                |  |
| LDCI     | dst, src    | Load Constant to/from Program Memory and Auto-Increment Addresses   |  |
| LDE      | dst, src    | Load External Data to/from Data Memory                              |  |
| LDEI     | dst, src    | Load External Data to/from Data Memory and Auto-Increment Addresses |  |
| LDWX     | dst, src    | Load Word using Extended Addressing                                 |  |
| LDX      | dst, src    | Load using Extended Addressing                                      |  |
| LEA      | dst, X(src) | Load Effective Address                                              |  |
| POP      | dst         | Рор                                                                 |  |
| POPX     | dst         | Pop using Extended Addressing                                       |  |
| PUSH     | src         | Push                                                                |  |
| PUSHX    | src         | Push using Extended Addressing                                      |  |

**Table 106. Logical Instructions** 

| Mnemonic | Operands | Instruction                           |
|----------|----------|---------------------------------------|
| AND      | dst, src | Logical AND                           |
| ANDX     | dst, src | Logical AND using Extended Addressing |
| COM      | dst      | Complement                            |
| OR       | dst, src | Logical OR                            |
| ORX      | dst, src | Logical OR using Extended Addressing  |

**Table 106. Logical Instructions** 

| Mnemonic | Operands | Instruction                                    |
|----------|----------|------------------------------------------------|
| XOR      | dst, src | Logical Exclusive OR                           |
| XORX     | dst, src | Logical Exclusive OR using Extended Addressing |

**Table 107. Program Control Instructions** 

| Mnemonic | Operands        | Instruction                   |
|----------|-----------------|-------------------------------|
| BRK      | _               | On-Chip Debugger Break        |
| BTJ      | p, bit, src, DA | Bit Test and Jump             |
| BTJNZ    | bit, src, DA    | Bit Test and Jump if Non-Zero |
| BTJZ     | bit, src, DA    | Bit Test and Jump if Zero     |
| CALL     | dst             | Call Procedure                |
| DJNZ     | dst, src, RA    | Decrement and Jump Non-Zero   |
| IRET     | _               | Interrupt Return              |
| JP       | dst             | Jump                          |
| JP cc    | dst             | Jump Conditional              |
| JR       | DA              | Jump Relative                 |
| JR cc    | DA              | Jump Relative Conditional     |
| RET      | _               | Return                        |
| TRAP     | vector          | Software Trap                 |

Table 108. Rotate and Shift Instructions

| Mnemonic | Operands | Instruction                |
|----------|----------|----------------------------|
| BSWAP    | dst      | Bit Swap                   |
| RL       | dst      | Rotate Left                |
| RLC      | dst      | Rotate Left through Carry  |
| RR       | dst      | Rotate Right               |
| RRC      | dst      | Rotate Right through Carry |
| SRA      | dst      | Shift Right Arithmetic     |

| Mnemonic | Operands | Instruction         |
|----------|----------|---------------------|
| SRL      | dst      | Shift Right Logical |
| SWAP     | dst      | Swap Nibbles        |

## **eZ8 CPU Instruction Summary**

Table 109 summarizes the eZ8 CPU instructions. The table identifies the addressing modes employed by the instruction, the effect upon the Flags register, the number of CPU clock cycles required for the instruction fetch, and the number of CPU clock cycles required for the instruction execution.

Table 109. eZ8 CPU Instruction Summary

| Assembly        |                                                              | Addres       | s Mode   | Opcode(s) |   |          | FI | ags  |   |   | Fetch | Instr. |
|-----------------|--------------------------------------------------------------|--------------|----------|-----------|---|----------|----|------|---|---|-------|--------|
| Mnemonic        | <b>Symbolic Operation</b>                                    | dst          | src      | (Hex)     | С | Z        | S  | ٧    | D | Н |       | Cycles |
| ADC dst, src    | $dst \leftarrow dst + src + C$                               | r            | r        | 12        | * | *        | *  | *    | 0 | * | 2     | 3      |
|                 |                                                              | r            | lr       | 13        | - |          |    |      |   |   | 2     | 4      |
|                 |                                                              | R            | R        | 14        | - |          |    |      |   |   | 3     | 3      |
|                 |                                                              | R            | IR       | 15        | - |          |    |      |   |   | 3     | 4      |
|                 |                                                              | R            | IM       | 16        | = |          |    |      |   |   | 3     | 3      |
|                 |                                                              | IR           | IM       | 17        | = |          |    |      |   |   | 3     | 4      |
| ADCX dst, src   | $dst \leftarrow dst + src + C$                               | ER           | ER       | 18        | * | *        | *  | *    | 0 | * | 4     | 3      |
|                 |                                                              | ER           | IM       | 19        | - |          |    |      |   |   | 4     | 3      |
| ADD dst, src    | dst ← dst + src                                              | r            | r        | 02        | * | *        | *  | *    | 0 | * | 2     | 3      |
|                 |                                                              | r            | Ir       | 03        | - |          |    |      |   |   | 2     | 4      |
|                 |                                                              | R            | R        | 04        | - |          |    |      |   |   | 3     | 3      |
|                 |                                                              | R            | IR       | 05        | - |          |    |      |   |   | 3     | 4      |
|                 |                                                              | R            | IM       | 06        | - |          |    |      |   |   | 3     | 3      |
|                 |                                                              | IR           | IM       | 07        | = |          |    |      |   |   | 3     | 4      |
| ADDX dst, src   | dst ← dst + src                                              | ER           | ER       | 80        | * | *        | *  | *    | 0 | * | 4     | 3      |
|                 |                                                              | ER           | IM       | 09        | - |          |    |      |   |   | 4     | 3      |
| Flags Notation: | * = Value is a function o<br>- = Unaffected<br>X = Undefined | f the result | of the o | peration. |   | Re<br>Se |    | to ( | ) |   |       |        |

| Assembly             |                                                                                  | Addres     | s Mode   | Opcode(s) | )Flags |          |   |      |   |   | Fetch | Instr. |
|----------------------|----------------------------------------------------------------------------------|------------|----------|-----------|--------|----------|---|------|---|---|-------|--------|
| Mnemonic             | <b>Symbolic Operation</b>                                                        | dst        | src      | (Hex)     | С      | Z        | S | ٧    | D | Н |       | Cycles |
| AND dst, src         | dst ← dst AND src                                                                | r          | r        | 52        | _      | *        | * | 0    | _ | - | 2     | 3      |
|                      |                                                                                  | r          | lr       | 53        | •      |          |   |      |   |   | 2     | 4      |
|                      |                                                                                  | R          | R        | 54        | •      |          |   |      |   |   | 3     | 3      |
|                      |                                                                                  | R          | IR       | 55        | •      |          |   |      |   |   | 3     | 4      |
|                      |                                                                                  | R          | IM       | 56        | •      |          |   |      |   |   | 3     | 3      |
|                      |                                                                                  | IR         | IM       | 57        | •      |          |   |      |   |   | 3     | 4      |
| ANDX dst, src        | dst ← dst AND src                                                                | ER         | ER       | 58        | -      | *        | * | 0    | _ | - | 4     | 3      |
|                      |                                                                                  | ER         | IM       | 59        | -      |          |   |      |   |   | 4     | 3      |
| ATM                  | Block all interrupt and DMA requests during execution of the next 3 instructions |            |          | 2F        | _      | _        | - | _    | _ | _ | 1     | 2      |
| BCLR bit, dst        | $dst[bit] \leftarrow 0$                                                          | r          |          | E2        | -      | *        | * | 0    | - | - | 2     | 2      |
| BIT p, bit, dst      | $dst[bit] \leftarrow p$                                                          | r          |          | E2        | _      | *        | * | 0    | _ | _ | 2     | 2      |
| BRK                  | Debugger Break                                                                   |            |          | 00        | _      | _        | _ | -    | _ | _ | 1     | 1      |
| BSET bit, dst        | dst[bit] ← 1                                                                     | r          |          | E2        | _      | *        | * | 0    | _ | - | 2     | 2      |
| BSWAP dst            | dst[7:0] ← dst[0:7]                                                              | R          |          | D5        | Χ      | *        | * | 0    | - | - | 2     | 2      |
| BTJ p, bit, src, dst |                                                                                  |            | r        | F6        | -      | _        | _ | -    | - | _ | 3     | 3      |
|                      | $PC \leftarrow PC + X$                                                           | '          | lr       | F7        |        |          |   |      |   |   | 3     | 4      |
| BTJNZ bit, src, dst  |                                                                                  |            | r        | F6        | -      | _        | _ | _    | _ | - | 3     | 3      |
|                      | PC ← PC + X                                                                      |            | lr       | F7        | •      |          |   |      |   |   | 3     | 4      |
| BTJZ bit, src, dst   | if src[bit] = 0                                                                  |            | r        | F6        | -      | _        | _ | -    | - | - | 3     | 3      |
|                      | $PC \leftarrow PC + X$                                                           |            | lr       | F7        | •      |          |   |      |   |   | 3     | 4      |
| CALL dst             | SP ← SP -2                                                                       | IRR        |          | D4        | -      | _        | _ | -    | _ | - | 2     | 6      |
|                      | @SP ← PC<br>PC ← dst                                                             | DA         |          | D6        | -      |          |   |      |   |   | 3     | 3      |
| CCF                  | C ← ~C                                                                           |            |          | EF        | *      | _        | _ | _    | _ | _ | 1     | 2      |
| CLR dst              | dst ← 00H                                                                        | R          |          | В0        | _      | _        | _ | -    | _ | _ | 2     | 2      |
|                      |                                                                                  | IR         |          | B1        | -      |          |   |      |   |   | 2     | 3      |
| Flags Notation:      | * = Value is a function of<br>- = Unaffected<br>X = Undefined                    | the result | of the o | peration. |        | Re<br>Se |   | to ( | ) |   |       |        |

| Assembly        |                                                                                                                                          | Addres       | s Mode   | Opcode(s) |   |          | Fla | ags  |   |   | Fetch  | Instr. |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|-----------|---|----------|-----|------|---|---|--------|--------|
| Mnemonic        | <b>Symbolic Operation</b>                                                                                                                | dst          | src      | (Hex)     | С | Z        | S   | ٧    | D | Н | Cycles |        |
| COM dst         | dst ← ~dst                                                                                                                               | R            |          | 60        | _ | *        | *   | 0    | _ | _ | 2      | 2      |
|                 |                                                                                                                                          | IR           |          | 61        | - |          |     |      |   |   | 2      | 3      |
| CP dst, src     | dst - src                                                                                                                                | r            | r        | A2        | * | *        | *   | *    | - | _ | 2      | 3      |
|                 |                                                                                                                                          | r            | Ir       | A3        | - |          |     |      |   |   | 2      | 4      |
|                 |                                                                                                                                          | R            | R        | A4        | - |          |     |      |   |   | 3      | 3      |
|                 |                                                                                                                                          | R            | IR       | A5        | - |          |     |      |   |   | 3      | 4      |
|                 |                                                                                                                                          | R            | IM       | A6        | = |          |     |      |   |   | 3      | 3      |
|                 |                                                                                                                                          | IR           | IM       | A7        | - |          |     |      |   |   | 3      | 4      |
| CPC dst, src    | dst - src - C                                                                                                                            | r            | r        | 1F A2     | * | *        | *   | *    | _ | _ | 3      | 3      |
|                 |                                                                                                                                          | r            | lr       | 1F A3     | - |          |     |      |   |   | 3      | 4      |
|                 |                                                                                                                                          | R            | R        | 1F A4     | _ |          |     |      |   |   | 4      | 3      |
|                 |                                                                                                                                          | R            | IR       | 1F A5     | _ |          |     |      |   |   | 4      | 4      |
|                 |                                                                                                                                          | R            | IM       | 1F A6     | - |          |     |      |   |   | 4      | 3      |
|                 |                                                                                                                                          | IR           | IM       | 1F A7     | - |          |     |      |   |   | 4      | 4      |
| CPCX dst, src   | dst - src - C                                                                                                                            | ER           | ER       | 1F A8     | * | *        | *   | *    | _ | _ | 5      | 3      |
|                 |                                                                                                                                          | ER           | IM       | 1F A9     | - |          |     |      |   |   | 5      | 3      |
| CPX dst, src    | dst - src                                                                                                                                | ER           | ER       | A8        | * | *        | *   | *    | _ | _ | 4      | 3      |
|                 |                                                                                                                                          | ER           | IM       | A9        | - |          |     |      |   |   | 4      | 3      |
| DA dst          | dst ← DA(dst)                                                                                                                            | R            |          | 40        | * | *        | *   | Χ    | _ | _ | 2      | 2      |
|                 |                                                                                                                                          | IR           |          | 41        | - |          |     |      |   |   | 2      | 3      |
| DEC dst         | dst ← dst - 1                                                                                                                            | R            |          | 30        | _ | *        | *   | *    | _ | _ | 2      | 2      |
|                 |                                                                                                                                          | IR           |          | 31        | - |          |     |      |   |   | 2      | 3      |
| DECW dst        | dst ← dst - 1                                                                                                                            | RR           |          | 80        | _ | *        | *   | *    | _ | _ | 2      | 5      |
|                 |                                                                                                                                          | IRR          |          | 81        | - |          |     |      |   |   | 2      | 6      |
| DI              | IRQCTL[7] ← 0                                                                                                                            |              |          | 8F        | _ | _        | _   | _    | _ | _ | 1      | 2      |
| DJNZ dst, RA    | $\begin{aligned} & \text{dst} \leftarrow \text{dst} - 1 \\ & \text{if dst} \neq 0 \\ & \text{PC} \leftarrow \text{PC} + X \end{aligned}$ | r            |          | 0A-FA     | - | -        | -   | -    | - | - | 2      | 3      |
| EI              | IRQCTL[7] ← 1                                                                                                                            |              |          | 9F        | - | _        | _   | _    | _ | _ | 1      | 2      |
| Flags Notation: | * = Value is a function of<br>— = Unaffected<br>X = Undefined                                                                            | f the result | of the o | peration. |   | Re<br>Se |     | to ( | ) |   |        |        |



167

| Assembly        |                                                                                                                               | Addres       | s Mode   | Opcode(s) |   |          | Fla | ags |   |   | Fetch  | Instr. |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|----------|-----------|---|----------|-----|-----|---|---|--------|--------|
| Mnemonic        | <b>Symbolic Operation</b>                                                                                                     | dst          | src      | (Hex)     | С | Z        | S   | ٧   | D | Н | Cycles |        |
| HALT            | Halt Mode                                                                                                                     |              |          | 7F        | - | _        | _   | _   | - | - | 1      | 2      |
| INC dst         | dst ← dst + 1                                                                                                                 | R            |          | 20        | - | *        | *   | -   | - | - | 2      | 2      |
|                 |                                                                                                                               | IR           |          | 21        | • |          |     |     |   |   | 2      | 3      |
|                 |                                                                                                                               | r            |          | 0E-FE     | • |          |     |     |   |   | 1      | 2      |
| INCW dst        | dst ← dst + 1                                                                                                                 | RR           |          | A0        | - | *        | *   | *   | _ | - | 2      | 5      |
|                 |                                                                                                                               | IRR          |          | A1        | • |          |     |     |   |   | 2      | 6      |
| IRET            | FLAGS $\leftarrow$ @SP<br>SP $\leftarrow$ SP + 1<br>PC $\leftarrow$ @SP<br>SP $\leftarrow$ SP + 2<br>IRQCTL[7] $\leftarrow$ 1 |              |          | BF        | * | *        | *   | *   | * | * | 1      | 5      |
| JP dst          | PC ← dst                                                                                                                      | DA           |          | 8D        | - | _        | _   | -   | - | - | 3      | 2      |
|                 |                                                                                                                               | IRR          |          | C4        | • |          |     |     |   |   | 2      | 3      |
| JP cc, dst      | if cc is true<br>PC ← dst                                                                                                     | DA           |          | 0D-FD     | - | -        | -   | -   | - | - | 3      | 2      |
| JR dst          | PC ← PC + X                                                                                                                   | DA           |          | 8B        | - | _        | _   | _   | - | - | 2      | 2      |
| JR cc, dst      | if cc is true<br>PC ← PC + X                                                                                                  | DA           |          | 0B-FB     | - | -        | _   | -   | _ | - | 2      | 2      |
| LD dst, rc      | dst ← src                                                                                                                     | r            | IM       | 0C-FC     | - | -        | _   | -   | - | - | 2      | 2      |
|                 |                                                                                                                               | r            | X(r)     | C7        | • |          |     |     |   |   | 3      | 3      |
|                 |                                                                                                                               | X(r)         | r        | D7        |   |          |     |     |   |   | 3      | 4      |
|                 |                                                                                                                               | r            | lr       | E3        |   |          |     |     |   |   | 2      | 3      |
|                 |                                                                                                                               | R            | R        | E4        |   |          |     |     |   |   | 3      | 2      |
|                 |                                                                                                                               | R            | IR       | E5        | • |          |     |     |   |   | 3      | 4      |
|                 |                                                                                                                               | R            | IM       | E6        | • |          |     |     |   |   | 3      | 2      |
|                 |                                                                                                                               | IR           | IM       | E7        | • |          |     |     |   |   | 3      | 3      |
|                 |                                                                                                                               | lr           | r        | F3        | • |          |     |     |   |   | 2      | 3      |
|                 |                                                                                                                               | IR           | R        | F5        | - |          |     |     |   |   | 3      | 3      |
| Flags Notation: | * = Value is a function o<br>– = Unaffected<br>X = Undefined                                                                  | f the result | of the o | peration. |   | Re<br>Se |     |     | ) |   |        |        |

| Assembly        |                                                               | Addres       | s Mode   | Opcode(s) |   |          | Fla | ags  |   |   | Fetch | Instr. |
|-----------------|---------------------------------------------------------------|--------------|----------|-----------|---|----------|-----|------|---|---|-------|--------|
| Mnemonic        | <b>Symbolic Operation</b>                                     | dst          | src      | (Hex)     | С | Z        | S   | ٧    | D | Н |       | Cycles |
| LDC dst, src    | dst ← src                                                     | r            | Irr      | C2        | - | _        | _   | _    | _ | _ | 2     | 5      |
|                 |                                                               | Ir           | Irr      | C5        | - |          |     |      |   |   | 2     | 9      |
|                 |                                                               | Irr          | r        | D2        | _ |          |     |      |   |   | 2     | 5      |
| LDCI dst, src   | dst ← src                                                     | Ir           | Irr      | С3        | - | _        | _   | -    | - | _ | 2     | 9      |
|                 | r ← r + 1<br>rr ← rr + 1                                      | Irr          | lr       | D3        | _ |          |     |      |   |   | 2     | 9      |
| LDE dst, src    | dst ← src                                                     | r            | Irr      | 82        | - | _        | _   | _    | _ | _ | 2     | 5      |
|                 |                                                               | Irr          | r        | 92        | _ |          |     |      |   |   | 2     | 5      |
| LDEI dst, src   | dst ← src                                                     | Ir           | Irr      | 83        | - | _        | _   | -    | - | _ | 2     | 9      |
|                 | r ← r + 1<br>rr ← rr + 1                                      | Irr          | Ir       | 93        | = |          |     |      |   |   | 2     | 9      |
| LDWX dst, src   | dst ← src                                                     | ER           | ER       | 1FE8      | _ | _        | _   | _    | _ | _ | 5     | 4      |
| LDX dst, src    | dst ← src                                                     | r            | ER       | 84        | _ | _        | _   | _    | _ | _ | 3     | 2      |
|                 |                                                               | lr           | ER       | 85        | = |          |     |      |   |   | 3     | 3      |
|                 |                                                               | R            | IRR      | 86        | _ |          |     |      |   |   | 3     | 4      |
|                 |                                                               | IR           | IRR      | 87        | _ |          |     |      |   |   | 3     | 5      |
|                 |                                                               | r            | X(rr)    | 88        | = |          |     |      |   |   | 3     | 4      |
|                 |                                                               | X(rr)        | r        | 89        | _ |          |     |      |   |   | 3     | 4      |
|                 |                                                               | ER           | r        | 94        | = |          |     |      |   |   | 3     | 2      |
|                 |                                                               | ER           | lr       | 95        | = |          |     |      |   |   | 3     | 3      |
|                 |                                                               | IRR          | R        | 96        | _ |          |     |      |   |   | 3     | 4      |
|                 |                                                               | IRR          | IR       | 97        | _ |          |     |      |   |   | 3     | 5      |
|                 |                                                               | ER           | ER       | E8        | _ |          |     |      |   |   | 4     | 2      |
|                 |                                                               | ER           | IM       | E9        | _ |          |     |      |   |   | 4     | 2      |
| LEA dst, X(src) | $dst \leftarrow src + X$                                      | r            | X(r)     | 98        | _ | _        | _   | _    | _ | _ | 3     | 3      |
|                 |                                                               | rr           | X(rr)    | 99        | _ |          |     |      |   |   | 3     | 5      |
| MULT dst        | dst[15:0] ←<br>dst[15:8] * dst[7:0]                           | RR           |          | F4        | - | -        | -   | _    | - | - | 2     | 8      |
| NOP             | No operation                                                  |              |          | 0F        | _ | _        | _   | _    | _ | _ | 1     | 2      |
| Flags Notation: | * = Value is a function of<br>- = Unaffected<br>X = Undefined | f the result | of the o | peration. |   | Re<br>Se |     | to ( | ) |   |       |        |

Table 109. eZ8 CPU Instruction Summary (Continued)

| Assembly        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Addres    | s Mode   | Opcode(s) |   |          | FI | ags |   |   | Fetch  | Instr. |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-----------|---|----------|----|-----|---|---|--------|--------|
| Mnemonic        | <b>Symbolic Operation</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | dst       | src      | (Hex)     | С | Z        | S  | ٧   | D | Н | Cycles |        |
| OR dst, src     | dst ← dst OR src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | r         | r        | 42        | _ | *        | *  | 0   | _ | - | 2      | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | r         | Ir       | 43        | - |          |    |     |   |   | 2      | 4      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | R        | 44        | - |          |    |     |   |   | 3      | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | IR       | 45        | - |          |    |     |   |   | 3      | 4      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | IM       | 46        | - |          |    |     |   |   | 3      | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IR        | IM       | 47        | - |          |    |     |   |   | 3      | 4      |
| ORX dst, src    | dst ← dst OR src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ER        | ER       | 48        | _ | *        | *  | 0   | _ | - | 4      | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ER        | IM       | 49        | - |          |    |     |   |   | 4      | 3      |
| POP dst         | dst ← @SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R         |          | 50        | - | _        | _  | -   | _ | - | 2      | 2      |
|                 | SP ← SP + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | IR        |          | 51        | - |          |    |     |   |   | 2      | 3      |
| POPX dst        | dst ← @SP<br>SP ← SP + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ER        |          | D8        | - | -        | -  | -   | - | - | 3      | 2      |
| PUSH src        | SP ← SP – 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R         |          | 70        | _ | _        | _  | _   | _ | _ | 2      | 2      |
| PUSH src        | @SP ← src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IR        |          | 71        | - |          |    |     |   |   | 2      | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IM        |          | IF70      | • |          |    |     |   |   | 3      | 2      |
| PUSHX src       | SP ← SP – 1<br>@SP ← src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ER        |          | C8        | _ | _        | _  | _   | _ | _ | 3      | 2      |
| RCF             | C ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |          | CF        | 0 | _        | _  | _   | - | - | 1      | 2      |
| RET             | PC ← @SP<br>SP ← SP + 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |          | AF        | - | -        | -  | -   | - | - | 1      | 4      |
| RL dst          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         |          | 90        | * | *        | *  | *   | - | - | 2      | 2      |
|                 | C D7 D6 D5 D4 D3 D2 D1 D0 dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | IR        |          | 91        | - |          |    |     |   |   | 2      | 3      |
| RLC dst         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         |          | 10        | * | *        | *  | *   | _ | _ | 2      | 2      |
|                 | C → D7 D6 D5 D4 D3 D2 D1 D0 → dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IR        |          | 11        | - |          |    |     |   |   | 2      | 3      |
| Flags Notation: | * = Value is a function of the second of the | ne result | of the o | peration. |   | Re<br>Se |    |     | 0 |   |        |        |



| Assembly        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Addres    | s Mode    | Opcode(s) |   |          | Fla | ags  |   |   | Fetch | Instr. |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|---|----------|-----|------|---|---|-------|--------|
| Mnemonic        | <b>Symbolic Operation</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | dst       | src       | (Hex)     | С | Z        | S   | ٧    | D | Н |       | Cycles |
| RR dst          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         |           | E0        | * | *        | *   | *    | _ | _ | 2     | 2      |
|                 | D7 D6 D5 D4 D3 D2 D1 D0 C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IR        |           | E1        |   |          |     |      |   |   | 2     | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |           |           |   |          |     |      |   |   |       |        |
| RRC dst         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         |           | C0        | * | *        | *   | *    | - | _ | 2     | 2      |
|                 | D7 D6 D5 D4 D3 D2 D1 D0 C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IR        |           | C1        |   |          |     |      |   |   | 2     | 3      |
| SBC dst, src    | dst ← dst – src - C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | r         | r         | 32        | * | *        | *   | *    | 1 | * | 2     | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | r         | lr        | 33        |   |          |     |      | • |   | 2     | 4      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | R         | 34        |   |          |     |      |   |   | 3     | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | IR        | 35        |   |          |     |      |   |   | 3     | 4      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | IM        | 36        | • |          |     |      |   |   | 3     | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IR        | IM        | 37        | ı |          |     |      |   |   | 3     | 4      |
| SBCX dst, src   | dst ← dst – src - C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ER        | ER        | 38        | * | *        | *   | *    | 1 | * | 4     | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ER        | IM        | 39        | • |          |     |      |   |   | 4     | 3      |
| SCF             | C ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |           | DF        | 1 | _        | _   | _    | _ | _ | 1     | 2      |
| SRA dst         | <b>*</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R         |           | D0        | * | *        | *   | 0    | _ | _ | 2     | 2      |
|                 | D7 D6 D5 D4 D3 D2 D1 D0 C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IR        |           | D1        | • |          |     |      |   |   | 2     | 3      |
| SRL dst         | 0 <b>-</b> □7 □6 □5 □4 □3 □2 □1 □0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R         |           | 1F C0     | * | *        | 0   | *    | _ | _ | 3     | 2      |
|                 | dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | IR        |           | 1F C1     |   |          |     |      |   |   | 3     | 3      |
| SRP src         | RP ← src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           | IM        | 01        | _ |          |     |      | _ |   | 2     | 2      |
| STOP            | STOP Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |           | 6F        | _ | _        | _   | _    | _ | _ | <br>1 | 2      |
| SUB dst, src    | dst ← dst – src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | r         | r         | 22        | * | *        | *   | *    | 1 | * | 2     | 3      |
| ,               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | r         | lr        | 23        |   |          |     |      |   |   |       | 4      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | R         | 24        | • |          |     |      |   |   | 3     | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | IR        | 25        |   |          |     |      |   |   | 3     | 4      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R         | IM        | 26        |   |          |     |      |   |   | 3     | 3      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IR        | IM        | 27        |   |          |     |      |   |   | 3     | 4      |
| Flags Notation: | * = Value is a function of the second | ne result | of the op | peration. |   | Re<br>Se |     | to ( | ) |   |       |        |



| Assembly<br>Mnemonic |                                                                                                                              | Addre       | ss Mode    | Opcode(s) |   |          | FI | ags  |   |   | Fetch | Instr. |
|----------------------|------------------------------------------------------------------------------------------------------------------------------|-------------|------------|-----------|---|----------|----|------|---|---|-------|--------|
| Mnemonic             | <b>Symbolic Operation</b>                                                                                                    | dst         | src        | (Hex)     | С | Z        | S  | ٧    | D | Н |       | Cycles |
| SUBX dst, src        | dst ← dst – src                                                                                                              | ER          | ER         | 28        | * | *        | *  | *    | 1 | * | 4     | 3      |
|                      |                                                                                                                              | ER          | IM         | 29        | - |          |    |      |   |   | 4     | 3      |
| SWAP dst             | $dst[7:4] \leftrightarrow dst[3:0]$                                                                                          | R           |            | F0        | Χ | *        | *  | Χ    | - | - | 2     | 2      |
|                      |                                                                                                                              | IR          |            | F1        | - |          |    |      |   |   | 2     | 3      |
| TCM dst, src         | (NOT dst) AND src                                                                                                            | r           | r          | 62        | _ | *        | *  | 0    | - | - | 2     | 3      |
|                      |                                                                                                                              | r           | lr         | 63        | - |          |    |      |   |   | 2     | 4      |
|                      |                                                                                                                              | R           | R          | 64        | - |          |    |      |   |   | 3     | 3      |
|                      |                                                                                                                              | R           | IR         | 65        | - |          |    |      |   |   | 3     | 4      |
|                      |                                                                                                                              | R           | IM         | 66        | - |          |    |      |   |   | 3     | 3      |
|                      |                                                                                                                              | IR          | IM         | 67        | - |          |    |      |   |   | 3     | 4      |
| TCMX dst, src        | (NOT dst) AND src                                                                                                            | ER          | ER         | 68        | _ | *        | *  | 0    | _ | - | 4     | 3      |
|                      |                                                                                                                              | ER          | IM         | 69        | - |          |    |      |   |   | 4     | 3      |
| TM dst, src          | dst AND src                                                                                                                  | r           | r          | 72        | - | *        | *  | 0    | _ | - | 2     | 3      |
|                      |                                                                                                                              | r           | lr         | 73        | - |          |    |      |   |   | 2     | 4      |
|                      |                                                                                                                              | R           | R          | 74        | - |          |    |      |   |   | 3     | 3      |
|                      |                                                                                                                              | R           | IR         | 75        | - |          |    |      |   |   | 3     | 4      |
|                      |                                                                                                                              | R           | IM         | 76        | - |          |    |      |   |   | 3     | 3      |
|                      |                                                                                                                              | IR          | IM         | 77        | - |          |    |      |   |   | 3     | 4      |
| TMX dst, src         | dst AND src                                                                                                                  | ER          | ER         | 78        | _ | *        | *  | 0    | - | - | 4     | 3      |
|                      |                                                                                                                              | ER          | IM         | 79        | - |          |    |      |   |   | 4     | 3      |
| TRAP Vector          | $SP \leftarrow SP - 2$<br>$@SP \leftarrow PC$<br>$SP \leftarrow SP - 1$<br>$@SP \leftarrow FLAGS$<br>$PC \leftarrow @Vector$ |             | Vector     | F2        | _ | _        | -  | _    | _ | _ | 2     | 6      |
| WDT                  |                                                                                                                              |             |            | 5F        | - | _        | _  | _    | _ | - | 1     | 2      |
| Flags Notation:      | * = Value is a function of<br>- = Unaffected<br>X = Undefined                                                                | f the resul | t of the o | peration. |   | Re<br>Se |    | to ( | ) |   |       |        |



| Assembly        |                                                               | Addres     | s Mode   | Opcode(s) |   |          | FI | ags  |   |   | Fetch | Instr. |
|-----------------|---------------------------------------------------------------|------------|----------|-----------|---|----------|----|------|---|---|-------|--------|
| Mnemonic        | <b>Symbolic Operation</b>                                     | dst        | src      | (Hex)     | С | Z        | S  | ٧    | D | Н |       | Cycles |
| XOR dst, src    | dst ← dst XOR src                                             | r          | r        | B2        | _ | *        | *  | 0    | _ | _ | 2     | 3      |
|                 |                                                               | r          | Ir       | В3        | - |          |    |      |   |   | 2     | 4      |
|                 |                                                               | R          | R        | B4        | - |          |    |      |   |   | 3     | 3      |
|                 |                                                               | R          | IR       | B5        | - |          |    |      |   |   | 3     | 4      |
|                 |                                                               | R          | IM       | B6        | = |          |    |      |   |   | 3     | 3      |
|                 |                                                               | IR         | IM       | B7        | - |          |    |      |   |   | 3     | 4      |
| XORX dst, src   | dst ← dst XOR src                                             | ER         | ER       | B8        | _ | *        | *  | 0    | _ | _ | 4     | 3      |
|                 |                                                               | ER         | IM       | В9        | = |          |    |      |   |   | 4     | 3      |
| Flags Notation: | * = Value is a function of<br>– = Unaffected<br>X = Undefined | the result | of the o | peration. | - | Re<br>Se |    | to ( | ) |   |       |        |

# **Opcode Maps**

A description of the opcode map data and the abbreviations are provided in Figure 26. Figures 27 and 32 provide information about each of the eZ8 CPU instructions. Table 110 lists Opcode Map abbreviations.



Figure 26.Opcode Map Cell Description



#### **Table 110. Opcode Map Abbreviations**

| Abbreviation | Description                        | Abbreviation                                   | Description            |
|--------------|------------------------------------|------------------------------------------------|------------------------|
| b            | Bit position                       | IRR                                            | Indirect Register Pair |
| СС           | Condition code                     | р                                              | Polarity (0 or 1)      |
| X            | 8-bit signed index or displacement | r                                              | 4-bit Working Register |
| DA           | Destination address                | R                                              | 8-bit register         |
| ER           | Extended Addressing register       | r1, R1, Ir1, Irr1, IR1,<br>rr1, RR1, IRR1, ER1 | Destination address    |
| IM           | Immediate data value               | r2, R2, Ir2, Irr2, IR2,<br>rr2, RR2, IRR2, ER2 | Source address         |
| Ir           | Indirect Working Register          | RA                                             | Relative               |
| IR           | Indirect register                  | rr                                             | Working Register Pair  |
| Irr          | Indirect Working Register Pair     | RR                                             | Register Pair          |

|                    |   |                          |                           |                              |                              |                            |                             | Lo                            | ower Nil                       | oble (He                      | x)                           |                            |                          |                           |                           |                         |                          |
|--------------------|---|--------------------------|---------------------------|------------------------------|------------------------------|----------------------------|-----------------------------|-------------------------------|--------------------------------|-------------------------------|------------------------------|----------------------------|--------------------------|---------------------------|---------------------------|-------------------------|--------------------------|
|                    |   | 0                        | 1                         | 2                            | 3                            | 4                          | 5                           | 6                             | 7                              | 8                             | 9                            | Α                          | В                        | С                         | D                         | Е                       | F                        |
|                    | 0 | 1.1<br>BRK               | SRP<br>IM                 | 2.3<br><b>ADD</b><br>r1,r2   | 2.4<br><b>ADD</b><br>r1,lr2  | 3.3<br><b>ADD</b><br>R2,R1 | 3.4<br><b>ADD</b><br>IR2,R1 | 3.3<br><b>ADD</b><br>R1,IM    | 3.4<br><b>ADD</b><br>IR1,IM    | 4.3<br><b>ADDX</b><br>ER2,ER1 | 4.3<br><b>ADDX</b><br>IM,ER1 | 2.3<br><b>DJNZ</b><br>r1,X | 2.2<br><b>JR</b><br>cc,X | 2.2<br><b>LD</b><br>r1,IM | 3.2<br><b>JP</b><br>cc,DA | 1.2<br><b>INC</b><br>r1 | 1.2<br><b>NOP</b>        |
|                    | 1 | 2.2<br><b>RLC</b><br>R1  | 2.3<br><b>RLC</b><br>IR1  | 2.3<br><b>ADC</b><br>r1,r2   | 2.4<br><b>ADC</b><br>r1,lr2  | 3.3<br><b>ADC</b><br>R2,R1 | 3.4<br><b>ADC</b><br>IR2,R1 | 3.3<br><b>ADC</b><br>R1,IM    | 3.4<br>ADC<br>IR1,IM           | 4.3<br>ADCX<br>ER2,ER1        | 4.3<br>ADCX<br>IM,ER1        |                            |                          |                           |                           |                         | See 2nd<br>Opcode<br>Map |
|                    | 2 | 2.2<br><b>INC</b><br>R1  | 2.3<br><b>INC</b><br>IR1  | 2.3<br><b>SUB</b><br>r1,r2   | 2.4<br><b>SUB</b><br>r1,lr2  | 3.3<br><b>SUB</b><br>R2,R1 | 3.4<br><b>SUB</b><br>IR2,R1 | 3.3<br><b>SUB</b><br>R1,IM    | 3.4<br><b>SUB</b><br>IR1,IM    | 4.3<br><b>SUBX</b><br>ER2,ER1 | 4.3<br>SUBX<br>IM,ER1        |                            |                          |                           |                           |                         | 1, 2<br>ATM              |
|                    | 3 | 2.2<br><b>DEC</b><br>R1  | 2.3<br><b>DEC</b><br>IR1  | 2.3<br><b>SBC</b><br>r1,r2   | 2.4<br><b>SBC</b><br>r1,lr2  | 3.3<br><b>SBC</b><br>R2,R1 | 3.4<br><b>SBC</b><br>IR2,R1 | 3.3<br><b>SBC</b><br>R1,IM    | 3.4<br><b>SBC</b><br>IR1,IM    | 4.3<br><b>SBCX</b><br>ER2,ER1 | 4.3<br>SBCX<br>IM,ER1        |                            |                          |                           |                           |                         |                          |
|                    | 4 | 2.2<br><b>DA</b><br>R1   | 2.3<br><b>DA</b><br>IR1   | 2.3<br><b>OR</b><br>r1,r2    | 2.4<br><b>OR</b><br>r1,lr2   | 3.3<br><b>OR</b><br>R2,R1  | 3.4<br><b>OR</b><br>IR2,R1  | 3.3<br><b>OR</b><br>R1,IM     | 3.4<br><b>OR</b><br>IR1,IM     | 4.3<br><b>ORX</b><br>ER2,ER1  | 4.3<br>ORX<br>IM,ER1         |                            |                          |                           |                           |                         |                          |
|                    | 5 | 2.2<br><b>POP</b><br>R1  | 2.3<br><b>POP</b><br>IR1  | 2.3<br><b>AND</b><br>r1,r2   | 2.4<br><b>AND</b><br>r1,lr2  | 3.3<br><b>AND</b><br>R2,R1 | 3.4<br><b>AND</b><br>IR2,R1 | 3.3<br><b>AND</b><br>R1,IM    | 3.4<br><b>AND</b><br>IR1,IM    | 4.3<br><b>ANDX</b><br>ER2,ER1 | 4.3<br>ANDX<br>IM,ER1        |                            |                          |                           |                           |                         | 1.2<br><b>WDT</b>        |
|                    | 6 | 2.2<br><b>COM</b><br>R1  | 2.3<br><b>COM</b><br>IR1  | 2.3<br><b>TCM</b><br>r1,r2   | 2.4<br><b>TCM</b><br>r1,lr2  | 3.3<br><b>TCM</b><br>R2,R1 | 3.4<br><b>TCM</b><br>IR2,R1 | 3.3<br><b>TCM</b><br>R1,IM    | 3.4<br><b>TCM</b><br>IR1,IM    | 4.3<br><b>TCMX</b><br>ER2,ER1 | 4.3<br>TCMX<br>IM,ER1        |                            |                          |                           |                           |                         | stop                     |
| le (Hex            | 7 | 2.2<br><b>PUSH</b>       | 2.3<br><b>PUSH</b>        | 2.3<br><b>TM</b>             | 2.4<br><b>TM</b>             | 3.3<br><b>TM</b>           | 3.4<br><b>TM</b>            | 3.3<br><b>TM</b>              | 3.4<br><b>TM</b>               | 4.3<br><b>TMX</b>             | 4.3<br><b>TMX</b>            |                            |                          |                           |                           |                         | 1.2<br>HALT              |
| Upper Nibble (Hex) | 8 | 2.5<br><b>DECW</b>       | 2.6<br><b>DECW</b>        | 2.5<br><b>LDE</b>            | r1,lr2<br>2.9<br><b>LDEI</b> | 3.2<br><b>LDX</b>          | 3.3<br><b>LDX</b>           | 3.4<br><b>LDX</b>             | 3.5<br><b>LDX</b>              | 3.4<br><b>LDX</b>             | 3.4<br><b>LDX</b>            |                            |                          |                           |                           |                         | 1.2<br><b>DI</b>         |
| ηpp                | 9 | 2.2<br><b>RL</b>         | 2.3<br><b>RL</b>          | r1,lrr2<br>2.5<br><b>LDE</b> | 2.9<br>LDEI                  | 3.2<br><b>LDX</b>          | 3.3<br><b>LDX</b>           | 3.4<br><b>LDX</b>             | 3.5<br><b>LDX</b>              | 3.3<br><b>LEA</b>             | 3.5<br><b>LEA</b>            |                            |                          |                           |                           |                         | 1.2<br><b>EI</b>         |
|                    | Α | 2.5<br>INCW              | 2.6<br>INCW               | 2.3<br><b>CP</b>             | 2.4<br><b>CP</b>             | 3.3<br><b>CP</b>           | 3.4<br><b>CP</b>            | 3.3<br><b>CP</b>              | 3.4<br><b>CP</b>               | r1,r2,X<br>4.3<br><b>CPX</b>  | 4.3<br><b>CPX</b>            |                            |                          |                           |                           |                         | 1.4<br><b>RET</b>        |
|                    | В | 2.2<br><b>CLR</b>        | 2.3<br>CLR                | r1,r2<br>2.3<br><b>XOR</b>   | r1,lr2<br>2.4<br><b>XOR</b>  | 3.3<br><b>XOR</b>          | 3.4<br><b>XOR</b>           | 3.3<br><b>XOR</b>             | 3.4<br><b>XOR</b>              | 4.3<br><b>XORX</b>            | 4.3<br><b>XORX</b>           |                            |                          |                           |                           |                         | 1.5<br>IRET              |
|                    | С | 2.2<br><b>RRC</b>        | 2.3<br><b>RRC</b>         | r1,r2<br>2.5<br><b>LDC</b>   | r1,lr2<br>2.9<br><b>LDCI</b> | R2,R1<br>2.3<br><b>JP</b>  | 2.9<br><b>LDC</b>           | R1,IM                         | 3.4<br><b>LD</b>               | ER2,ER1<br>3.2<br>PUSHX       | IM,ER1                       |                            |                          |                           |                           |                         | 1.2<br><b>RCF</b>        |
|                    | D | 2.2<br><b>SRA</b>        | 1R1<br>2.3<br><b>SRA</b>  | r1,lrr2<br>2.5<br><b>LDC</b> | 2.9<br><b>LDCI</b>           | IRR1<br>2.6<br>CALL        | lr1,lrr2<br>2.2<br>BSWAP    | 3.3<br>CALL                   | r1,r2,X<br>3.4<br><b>LD</b>    | 3.2<br><b>POPX</b>            |                              |                            |                          |                           |                           |                         | 1.2<br><b>SCF</b>        |
|                    | , | R1                       | IR1                       | r2,Irr1                      | lr2,lrr1                     | IRR1                       | R1                          | DA                            | r2,r1,X                        | ER1                           |                              |                            |                          |                           |                           |                         |                          |
|                    | Ε | 2.2<br><b>RR</b><br>R1   | 2.3<br><b>RR</b><br>IR1   | 2.2<br><b>BIT</b><br>p,b,r1  | 2.3<br><b>LD</b><br>r1,lr2   | 3.2<br><b>LD</b><br>R2,R1  | 3.3<br><b>LD</b><br>IR2,R1  | 3.2<br><b>LD</b><br>R1,IM     | 3.3<br><b>LD</b><br>IR1,IM     | 4.2<br><b>LDX</b><br>ER2,ER1  | 4.2<br><b>LDX</b><br>IM,ER1  |                            |                          |                           |                           |                         | 1.2<br>CCF               |
|                    | F | 2.2<br><b>SWAP</b><br>R1 | 2.3<br><b>SWAP</b><br>IR1 | 2.6<br><b>TRAP</b><br>Vector | 2.3<br><b>LD</b><br>lr1,r2   | 2.8<br><b>MULT</b><br>RR1  | 3.3<br><b>LD</b><br>R2,IR1  | 3.3<br><b>BTJ</b><br>p,b,r1,X | 3.4<br><b>BTJ</b><br>p,b,lr1,X |                               |                              | <b>V</b>                   | ▼                        | <b>V</b>                  | <b>V</b>                  | <b>V</b>                |                          |

Figure 27.First Opcode Map



Figure 28.Second Opcode Map after 1FH

## Electrical Characteristics

The data in this chapter is pre-qualification and pre-characterization and is subject to change. Additional electrical characteristics may be found in the individual chapters.

### **Absolute Maximum Ratings**

Stresses greater than those listed in Table 111 may cause permanent damage to the device. These ratings are stress ratings only. Operation of the device at any condition outside those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. For improved reliability, tie unused inputs to one of the supply voltages  $(V_{DD})$  or  $V_{SS}$ .

**Table 111. Absolute Maximum Ratings** 

| Parameter                                                      | Minimum | Maximum | Units | Notes |
|----------------------------------------------------------------|---------|---------|-------|-------|
| Ambient temperature under bias                                 | 0       | +105    | °C    | 1     |
| Storage temperature                                            | -65     | +150    | °C    |       |
| Voltage on any pin with respect to V <sub>SS</sub>             | -0.3    | +5.5    | V     | 2     |
| Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3    | +3.6    | V     |       |
| Maximum current on input and/or inactive output pin            | -5      | +5      | μA    |       |
| Maximum output current from active output pin                  | -25     | +25     | mA    |       |
| 8-pin Packages Maximum Ratings at 0°C to 70°C                  |         |         |       |       |
| Total power dissipation                                        |         | 220     | mW    |       |
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> |         | 60      | mA    |       |
| 20-pin Packages Maximum Ratings at 0°C to 70°C                 |         |         |       |       |
| Total power dissipation                                        |         | 430     | mW    |       |
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> |         | 120     | mA    |       |
| 28-pin Packages Maximum Ratings at 0°C to 70°C                 |         |         |       |       |
| Total power dissipation                                        |         | 450     | mW    |       |
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> |         | 125     | mA    |       |

Operating temperature is specified in DC Characteristics

This voltage applies to all pins except the following: V<sub>DD</sub>, AV<sub>DD</sub>, pins supporting analog input (Port B[5:0], Port C[2:0]) and pins supporting the crystal oscillator (PA0 and PA1). On the 8-pin packages, this applies to all pins but V<sub>DD</sub>.

#### **DC Characteristics**

Table 112 lists the DC characteristics of the Z8 Encore!  $^{\circledR}$  4K Series products. All voltages are referenced to  $V_{SS}$ , the primary system ground.

**Table 112. DC Characteristics** 

|                  |                                | $T_A =$ | -40°C to +1      | 105°C                |       |                                                                                                     |
|------------------|--------------------------------|---------|------------------|----------------------|-------|-----------------------------------------------------------------------------------------------------|
| Symbol           | Parameter                      | Minimum | Typical          | Maximum              | Units | Conditions                                                                                          |
| $V_{DD}$         | Supply Voltage                 | 2.7     | _                | 3.6                  | V     |                                                                                                     |
| V <sub>IL1</sub> | Low Level Input Voltage        | -0.3    | _                | 0.3*V <sub>DD</sub>  | V     | For all input pins except RESET.                                                                    |
| V <sub>IL2</sub> | Low Level Input Voltage        | -0.3    | -                | 0.8                  | V     | For RESET.                                                                                          |
| V <sub>IH1</sub> | High Level Input Voltage       | 2.0     | _                | 5.5                  | ٧     | For all input pins without analog or oscillator function. For all signal pins on the 8-pin devices. |
| V <sub>IH2</sub> | High Level Input Voltage       | 2.0     | -                | V <sub>DD</sub> +0.3 | V     | For those pins with analog or oscillator function.                                                  |
| V <sub>OL1</sub> | Low Level Output<br>Voltage    | _       | -                | 0.4                  | V     | I <sub>OL</sub> = 2mA; V <sub>DD</sub> = 3.0V<br>High Output Drive disabled.                        |
| V <sub>OH1</sub> | High Level Output<br>Voltage   | 2.4     | -                | _                    | V     | I <sub>OH</sub> = -2mA; V <sub>DD</sub> = 3.0V<br>High Output Drive disabled.                       |
| V <sub>OL2</sub> | Low Level Output<br>Voltage    | _       | _                | 0.6                  | V     | I <sub>OL</sub> = 20mA; V <sub>DD</sub> = 3.3V<br>High Output Drive enabled.                        |
| V <sub>OH2</sub> | High Level Output<br>Voltage   | 2.4     | _                | _                    | V     | I <sub>OH</sub> = -20mA; V <sub>DD</sub> = 3.3V<br>High Output Drive enabled.                       |
| I <sub>IL</sub>  | Input Leakage Current          | -5      | _                | +5                   | μA    | $V_{DD} = 3.6V;$<br>$V_{IN} = V_{DD} \text{ or VSS}^1$                                              |
| I <sub>TL</sub>  | Tristate Leakage Current       | -5      | -                | +5                   | μΑ    | V <sub>DD</sub> = 3.6V                                                                              |
| I <sub>LED</sub> | Controlled Current Drive       | 1.8     | 3                | 4.5                  | mA    | {AFS2,AFS1} = {0,0}                                                                                 |
|                  |                                | 2.8     | 7                | 10.5                 | mA    | {AFS2,AFS1} = {0,1}                                                                                 |
|                  |                                | 7.8     | 13               | 19.5                 | mA    | {AFS2,AFS1} = {1,0}                                                                                 |
|                  |                                | 12      | 20               | 30                   | mA    | {AFS2,AFS1} = {1,1}                                                                                 |
| C <sub>PAD</sub> | GPIO Port Pad<br>Capacitance   | _       | 8.0 <sup>2</sup> | _                    | pF    | TBD                                                                                                 |
| I <sub>PU</sub>  | Weak Pull-up Current           | 30      | 100              | 350                  | μΑ    | V <sub>DD</sub> = 3.0 - 3.6V                                                                        |
| ICCH             | Supply Current in Halt<br>Mode |         | TBD              |                      | mA    | TBD                                                                                                 |

#### **Table 112. DC Characteristics (Continued)**

|                    |                                                                     | $T_A =$ | $T_{A} = -40^{\circ}\text{C to} + 105^{\circ}\text{C}$ Minimum Typical Maximum Unit |  |       |                                        |
|--------------------|---------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------|--|-------|----------------------------------------|
| Symbol             | Parameter                                                           | Minimum |                                                                                     |  | Units | Conditions                             |
| ICCS               | Supply Current in STOP Mode                                         |         | 2                                                                                   |  | μA    | With watchdog timer running            |
| ICC                | Supply Current in Active<br>Mode (with all<br>peripherals disabled) |         | 5.2                                                                                 |  | mA    | 5.5MHz, V <sub>DD</sub> = 3.6VDC, +30C |
|                    |                                                                     |         | 4.2                                                                                 |  | mA    | 5.5MHz, V <sub>DD</sub> = 3.3VDC, +30C |
|                    |                                                                     |         | 2.5                                                                                 |  | mA    | 5.5MHz, V <sub>DD</sub> = 2.7VDC, +30C |
| ICC <sub>IPO</sub> | Supply Current Consumed by Internal Precision Oscillator            |         | 1.5                                                                                 |  | mA    | V <sub>DD</sub> = 3.3VDC, +30C         |

<sup>&</sup>lt;sup>1</sup> This condition excludes all pins that have on-chip pull-ups, when driven Low.

#### **AC Characteristics**

The section provides information about the AC characteristics and timing. All AC timing information assumes a standard load of 50pF on all outputs.

**Table 113. AC Characteristics** 

|                     |                                         | $V_{\rm DD} = 2.7 \text{ to } 3.6 \text{V}$<br>$T_{\rm A} = -40^{\circ} \text{C to } +105^{\circ} \text{C}$ |         |       |                                                                                                   |
|---------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|-------|---------------------------------------------------------------------------------------------------|
| Symbol              | Parameter                               | Minimum                                                                                                     | Maximum | Units | Conditions                                                                                        |
| F <sub>SYSCLK</sub> | System Clock Frequency                  | _                                                                                                           | 20.0    | MHz   | Read-only from Flash memory                                                                       |
|                     |                                         | 0.032768                                                                                                    | 20.0    | MHz   | Program or erasure of the Flash memory                                                            |
| F <sub>IPO</sub>    | Internal Precision Oscillator Frequency | 0.032768                                                                                                    | 5.5296  | MHz   | Oscillator is <b>not</b> adjustable over the entire range. User may select Min or Max value only. |
| F <sub>IPO</sub>    | Internal Precision Oscillator Frequency | 5.31                                                                                                        | 5.75    | MHz   | High speed with trimming                                                                          |
| F <sub>IPO</sub>    | Internal Precision Oscillator Frequency | 4.15                                                                                                        | 6.91    | MHz   | High speed without trimming                                                                       |
| F <sub>IPO</sub>    | Internal Precision Oscillator Frequency | 30.7                                                                                                        | 33.3    | KHz   | Low speed with trimming                                                                           |

<sup>&</sup>lt;sup>2</sup> These values are provided for design guidance only and are not tested in production.



180

#### **Table 113. AC Characteristics**

|                   |                                         | $V_{\rm DD} = 2.7 \text{ to } 3.6 \text{V}$<br>$T_{\rm A} = -40^{\circ}\text{C to } +105^{\circ}\text{C}$ |                   |     |                                          |
|-------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|-----|------------------------------------------|
| Symbol            | Parameter                               | Minimum                                                                                                   | Minimum Maximum U |     | Conditions                               |
| F <sub>IPO</sub>  | Internal Precision Oscillator Frequency | 24                                                                                                        | 40                | KHz | Low speed without trimming               |
| T <sub>XIN</sub>  | System Clock Period                     | 50                                                                                                        | _                 | ns  | T <sub>CLK</sub> = 1/F <sub>sysclk</sub> |
| T <sub>XINH</sub> | System Clock High Time                  | 20                                                                                                        | 30                | ns  | T <sub>CLK</sub> = 50ns                  |
| T <sub>XINL</sub> | System Clock Low Time                   | 20                                                                                                        | 30                | ns  | T <sub>CLK</sub> = 50ns                  |
| T <sub>XINR</sub> | System Clock Rise Time                  | _                                                                                                         | 3                 | ns  | T <sub>CLK</sub> = 50ns                  |
| T <sub>XINF</sub> | System Clock Fall Time                  | _                                                                                                         | 3                 | ns  | T <sub>CLK</sub> = 50ns                  |

## On-Chip Peripheral AC and DC Electrical Characteristics

Table 114. Power-On Reset and Voltage Brown-Out Electrical Characteristics and Timing

|                   |                                                                                                       | T <sub>A</sub> = | = -40°C to +1        | 105°C       |          |                                                                                                       |
|-------------------|-------------------------------------------------------------------------------------------------------|------------------|----------------------|-------------|----------|-------------------------------------------------------------------------------------------------------|
| Symbol            | Parameter                                                                                             | Minimum          | Typical <sup>1</sup> | Maximum     | Units    | Conditions                                                                                            |
| V <sub>POR</sub>  | Power-On Reset Voltage<br>Threshold                                                                   | 2.20             | 2.45                 | 2.70        | V        | $V_{DD} = V_{POR}$ (default VBO trim)                                                                 |
| $V_{VBO}$         | Voltage Brown-Out<br>Reset Voltage Threshold                                                          | 2.15             | 2.40                 | 2.65        | V        | $V_{DD} = V_{VBO}$ (default VBO trim)                                                                 |
|                   | V <sub>POR</sub> to V <sub>VBO</sub> hysteresis                                                       |                  | 50                   | 75          | mV       |                                                                                                       |
|                   | Starting V <sub>DD</sub> voltage to ensure valid Power-On Reset.                                      | _                | V <sub>SS</sub>      | _           | V        |                                                                                                       |
| T <sub>ANA</sub>  | Power-On Reset Analog<br>Delay                                                                        | _                | 50                   | _           | μS       | V <sub>DD</sub> > V <sub>POR</sub> ; T <sub>POR</sub> Digital<br>Reset delay follows T <sub>ANA</sub> |
| T <sub>POR</sub>  | Power-On Reset Digital Delay                                                                          | TBD              | 16                   | TBD         | μS       | 66 Internal Precision<br>Oscillator cycles                                                            |
|                   | in the typical column is from guidance only and are not                                               |                  |                      | 3.3V and 0° | C. These | e values are provided for                                                                             |
| T <sub>SMR</sub>  | STOP Mode Recovery with crystal oscillator disabled                                                   | TBD              | 16                   | TBD         | μS       | 66 Internal Precision<br>Oscillator cycles                                                            |
| $T_{VBO}$         | Voltage Brown-Out<br>Pulse Rejection Period                                                           | -                | 10                   | -           | μs       | V <sub>DD</sub> < V <sub>VBO</sub> to generate a<br>Reset.                                            |
| T <sub>RAMP</sub> | Time for V <sub>DD</sub> to transition from V <sub>SS</sub> to V <sub>POR</sub> to ensure valid Reset | 0.10             | -                    | 100         | ms       |                                                                                                       |

**Table 115. Flash Memory Electrical Characteristics and Timing** 

|                         | $V_{\rm DD} = 2.7 \text{ to } 3.6 \text{V}$ $T_{\rm A} = -40^{\circ}\text{C to } + 105^{\circ}\text{C}$ |         |         |       |       |
|-------------------------|---------------------------------------------------------------------------------------------------------|---------|---------|-------|-------|
| Parameter               | Minimum                                                                                                 | Typical | Maximum | Units | Notes |
| Flash Byte Read Time    | 100                                                                                                     | _       | _       | ns    |       |
| Flash Byte Program Time | 20                                                                                                      | _       | 40      | μS    |       |
| Flash Page Erase Time   | 10                                                                                                      | 10 – –  |         | ms    |       |

**Table 115. Flash Memory Electrical Characteristics and Timing** 

|                                               |         | <sub>DD</sub> = 2.7 to 3<br>= -40°C to + |   |        |                                                                                                                                                    |  |
|-----------------------------------------------|---------|------------------------------------------|---|--------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                                     | Minimum | Typical Maximum                          |   | Units  | Notes                                                                                                                                              |  |
| Flash Mass Erase Time                         | 200     | -                                        | _ | ms     |                                                                                                                                                    |  |
| Writes to Single Address<br>Before Next Erase | _       | -                                        | 2 |        |                                                                                                                                                    |  |
| Flash Row Program Time                        | -       | -                                        | 8 | ms     | Cumulative program time for single row cannot exceed limit before next erase. This parameter is only an issue when bypassing the Flash Controller. |  |
| Data Retention                                | 100     | -                                        | _ | years  | 25°C                                                                                                                                               |  |
| Endurance                                     | 10,000  | -                                        | _ | cycles | Program / erase cycles                                                                                                                             |  |

#### Table 116. Watch-Dog Timer Electrical Characteristics and Timing

|                  |                          | $V_{DD} = 2.7 - 3.6V$<br>$T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$ |    |  |       |            |
|------------------|--------------------------|-------------------------------------------------------------------------------|----|--|-------|------------|
| Symbol           | Parameter                | Minimum Typical Maximum                                                       |    |  | Units | Conditions |
| F <sub>WDT</sub> | WDT Oscillator Frequency |                                                                               | 10 |  | KHz   |            |

Table 117. Analog-to-Digital Converter Electrical Characteristics and Timing

|        |                                 |         | $V_{\rm DD} = 2.7 \text{ to}$<br>= -40°C to |         |       |                                                                   |
|--------|---------------------------------|---------|---------------------------------------------|---------|-------|-------------------------------------------------------------------|
| Symbol | Parameter                       | Minimum | Typical                                     | Maximum | Units | Conditions                                                        |
|        | Resolution                      | -       | 10                                          | _       | bits  | External $V_{REF}$ = 3.0V;<br>$R_S \leftarrow 3.0 \text{K}\Omega$ |
|        | Differential Nonlinearity (DNL) | -1.0    | _                                           | 1.0     | LSB   | External $V_{REF}$ = 3.0V;<br>$R_S \leftarrow 3.0 \text{K}\Omega$ |
|        | Integral Nonlinearity (INL)     | -3.0    | _                                           | 3.0     | LSB   | External $V_{REF}$ = 3.0V;<br>$R_S \leftarrow 3.0 \text{K}\Omega$ |

<sup>&</sup>lt;sup>1</sup> Analog source impedance affects the ADC offset voltage (because of pin leakage) and input settling time.

Table 117. Analog-to-Digital Converter Electrical Characteristics and Timing (Continued)

|                  |                                |            | $V_{\rm DD} = 2.7 \text{ to}$<br>= -40°C to - |            |        |                                    |  |
|------------------|--------------------------------|------------|-----------------------------------------------|------------|--------|------------------------------------|--|
| Symbol           | Parameter                      | Minimum    | Typical                                       | Maximum    | Units  | Conditions                         |  |
|                  | Offset Error (single-ended)    | -35        | -                                             | 25         | mV     | Note: All values are uncompensated |  |
| V <sub>REF</sub> | Internal Reference Voltage     | 0.9<br>1.8 | 1.0<br>2.0                                    | 1.1<br>2.2 | V      | REFSEL=01<br>REFSEL=10             |  |
|                  | Single-Shot Conversion<br>Time | _          | 5129                                          | _          | cycles | System clock cycles                |  |
|                  | Continuous Conversion<br>Time  | _          | 256                                           | _          | cycles | System clock cycles                |  |
|                  | Sampling Rate                  | Sy         | stem Cloc                                     | c /256     | Hz     |                                    |  |
|                  | Signal Input Bandwidth         | _          | 10                                            |            | KHz    | As defined by -3dB point           |  |
| R <sub>S</sub>   | Analog Source Impedance        | _          | _                                             | 10         | kΩ     |                                    |  |
| Zin              | Input Impedance                | TBD        | 150                                           |            | kΩ     | In unbuffered mode                 |  |
| Vin              | Input Voltage Range            | 0          |                                               | $V_{DD}$   | V      |                                    |  |

<sup>&</sup>lt;sup>1</sup> Analog source impedance affects the ADC offset voltage (because of pin leakage) and input settling time.

**Table 118. Comparator Electrical Characteristics** 

|                   |                                                  |         | $f_{\rm DD} = 2.7 \text{ to } 3.00$ |         |       |                                 |
|-------------------|--------------------------------------------------|---------|-------------------------------------|---------|-------|---------------------------------|
| Symbol            | Parameter                                        | Minimum | Typical                             | Maximum | Units | Conditions                      |
| V <sub>OS</sub>   | Input DC Offset                                  |         | 5                                   |         | mV    |                                 |
| V <sub>CREF</sub> | Programmable Internal<br>Reference Voltage Range | 0       |                                     | 1.8     | V     | User-programmable in 200mV step |
| V <sub>CREF</sub> | Programmable Internal<br>Reference Voltage       | 0.92    | 1.0                                 | 1.08    | V     | Default<br>(CMP0[REFLVL]=5H)    |
| T <sub>PROP</sub> | Propagation Delay                                |         | 100                                 |         | ns    |                                 |
| V <sub>HYS</sub>  | Input Hysteresis                                 |         | 4                                   |         | mV    |                                 |

#### **General Purpose I/O Port Input Data Sample Timing**

Figure 29 illustrates timing of the GPIO Port input sampling. The input value on a GPIO Port pin is sampled on the rising edge of the system clock. The Port value is available to the eZ8 CPU on the second rising clock edge following the change of the Port value.



Figure 29. Port Input Sample Timing

**Table 119. GPIO Port Input Timing** 

|                     |                                                                                                          | Dela    | y (ns)  |
|---------------------|----------------------------------------------------------------------------------------------------------|---------|---------|
| Parameter           | Abbreviation                                                                                             | Minimum | Maximum |
| T <sub>S_PORT</sub> | Port Input Transition to XIN Rise Setup Time (Not pictured)                                              | 5       | _       |
| T <sub>H_PORT</sub> | XIN Rise to Port Input Transition Hold Time (Not pictured)                                               | 0       | _       |
| T <sub>SMR</sub>    | GPIO Port Pin Pulse Width to ensure STOP Mode<br>Recovery<br>(for GPIO Port Pins enabled as SMR sources) | 1μs     |         |

### **General Purpose I/O Port Output Timing**

Figure 30 and Table 120 provide timing information for GPIO Port pins.



Figure 30. GPIO Port Output Timing

**Table 120. GPIO Port Output Timing** 

|                |                                     | Dela    | y (ns)  |
|----------------|-------------------------------------|---------|---------|
| Parameter      | Abbreviation                        | Minimum | Maximum |
| GPIO Port pi   | ins                                 |         |         |
| T <sub>1</sub> | XIN Rise to Port Output Valid Delay | _       | 15      |
| T <sub>2</sub> | XIN Rise to Port Output Hold Time   | 2       | _       |

### **On-Chip Debugger Timing**

Figure 31 and Table 121 provide timing information for the DBG pin. The DBG pin timing specifications assume a 4ns maximum rise and fall time.



Figure 31. On-Chip Debugger Timing

Table 121. On-Chip Debugger Timing

|                |                                  | Dela    | Delay (ns) |  |  |  |
|----------------|----------------------------------|---------|------------|--|--|--|
| Parameter      | Abbreviation                     | Minimum | Maximum    |  |  |  |
| DBG            |                                  |         |            |  |  |  |
| T <sub>1</sub> | XIN Rise to DBG Valid Delay      | _       | 15         |  |  |  |
| T <sub>2</sub> | XIN Rise to DBG Output Hold Time | 2       | _          |  |  |  |
| T <sub>3</sub> | DBG to XIN Rise Input Setup Time | 5       | _          |  |  |  |
| T <sub>4</sub> | DBG to XIN Rise Input Hold Time  | 5       | _          |  |  |  |

**UART Timing** 

Figure 32 and Table 122 provide timing information for UART pins for the case where CTS is used for flow control. The CTS to DE assertion delay (T1) assumes the transmit data register has been loaded with data prior to CTS assertion.



Figure 32. UART Timing With CTS

**Table 122. UART Timing With CTS** 

|                |                                                  | D                 | elay (ns)                      |
|----------------|--------------------------------------------------|-------------------|--------------------------------|
| Parameter      | Abbreviation                                     | Minimum           | Maximum                        |
| UART           |                                                  |                   |                                |
| T <sub>1</sub> | CTS Fall to DE output delay                      | 2 * XIN<br>period | 2 * XIN period<br>+ 1 bit time |
| T <sub>2</sub> | DE assertion to TXD falling edge (start bit) del | ay ± 5            |                                |
| T <sub>3</sub> | End of Stop Bit(s) to DE deassertion delay       | ± 5               |                                |

Figure 33 and Table 123 provide timing information for UART pins for the case where CTS is not used for flow control. DE asserts after the transmit data register has been written. DE remains asserted for multiple characters as long as the transmit data register is



written with the next character before the current character has completed.

Figure 33. UART Timing Without CTS

**Table 123. UART Timing Without CTS** 

|                | _                                                                      | Dela              | y (ns)     |
|----------------|------------------------------------------------------------------------|-------------------|------------|
| Parameter      | Abbreviation                                                           | Minimum           | Maximum    |
| UART           |                                                                        |                   |            |
| T <sub>1</sub> | DE assertion to TXD falling edge (start bit) delay                     | 1 * XIN<br>period | 1 bit time |
| T <sub>2</sub> | End of Stop Bit(s) to DE deassertion delay (Tx data register is empty) | ± 5               |            |

189

# **Packaging**

Figure 34 illustrates the 8-pin Plastic Dual Inline Package (PDIP) available for the Z8  $\rm Encore!^{\circledR}$  4K Series devices.



| SYMBOL    | MILLIN | METER | INC       | Н     |  |
|-----------|--------|-------|-----------|-------|--|
| 3 I MIDOL | MIN    | MAX   | MIN       | MAX   |  |
| A1        | 0.38   | 0.81  | 0.015     | 0.032 |  |
| A2        | 3.25   | 3.81  | 0.128     | 0.150 |  |
| В         | 0.38   | 0.53  | 0.015     | 0.021 |  |
| B1        | 1.40   | 1.65  | 0.055     | 0.065 |  |
| С         | 0.20   | 0.30  | 0.008     | 0.012 |  |
| D         | 9.02   | 9.78  | 0.355     | 0.385 |  |
| E         | 7.62   | 8.26  | 0.300     | 0.325 |  |
| E1        | 6.10   | 6.60  | 0.240     | 0.260 |  |
| е         | 2.54   | BSC   | 0.100 BSC |       |  |
| eA        | 7.87   | 9.14  | 0.310     | 0.360 |  |
| L         | 3.18   | 3.43  | 0.125     | 0.135 |  |
| Q1        | 1.40   | 1.65  | 0.055     | 0.065 |  |
| s         | 0.64   | 0.89  | 0.025     | 0.035 |  |

CONTROLLING DIMENSIONS : MM.

Figure 34.8-Pin Plastic Dual Inline Package (PDIP)

Figure 35 illustrates the 8-pin Small Outline Integrated Circuit package (SOIC) available for the Z8 Encore!  $^{(8)}$  4K Series devices.



| CVALDOL | MILLIN | METER | INCH     |       |  |
|---------|--------|-------|----------|-------|--|
| SYMBOL  | MIN    | MAX   | MIN      | MAX   |  |
| A       | 1.55   | 1.73  | 0.061    | 0.068 |  |
| A1      | 0.10   | 0.25  | 0.004    | 0.010 |  |
| A2      | 1.40   | 1.55  | 0.055    | 0.061 |  |
| В       | 0.36   | 0.48  | 0.014    | 0.019 |  |
| С       | 0.18   | 0.25  | 0.007    | 0.010 |  |
| D       | 4.80   | 4.98  | 0.189    | 0.196 |  |
| E       | 3.81   | 3.99  | 0.150    | 0.157 |  |
| е       | 1.27   | BSC   | .050 BSC |       |  |
| Н       | 5.84   | 6.15  | 0.230    | 0.242 |  |
| h       | 0.25   | 0.40  | 0.010    | 0.016 |  |
| L       | 0.46   | 0.81  | 0.018    | 0.032 |  |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.



Figure 35. 8-Pin Small Outline Integrated Circuit Package (SOIC)

Figure 36 illustrates the 20-pin Plastic Dual Inline Package (PDIP) available for the Z8  $\rm Encore!^{\circledR}$  4K Series devices.



| SYMBOL  | MILLIN | METER | INCH  |       |  |
|---------|--------|-------|-------|-------|--|
| STWIDOL | MIN    | MAX   | MIN   | MAX   |  |
| A1      | 0.38   | 0.81  | .015  | .032  |  |
| A2      | 3.25   | 3.68  | .128  | .145  |  |
| В       | 0.41   | 0.51  | .016  | .020  |  |
| B1      | 1.47   | 1.57  | .058  | .062  |  |
| С       | 0.20   | 0.30  | .008  | .012  |  |
| D       | 25.65  | 26.16 | 1.010 | 1.030 |  |
| E       | 7.49   | 8.26  | .295  | .325  |  |
| E1      | 6.10   | 6.65  | .240  | .262  |  |
| е       | 2.54   | BSC   | .100  | BSC   |  |
| eA      | 7.87   | 9.14  | .310  | .360  |  |
| L       | 3.18   | 3.43  | .125  | .135  |  |
| Q1      | 1.42   | 1.65  | .056  | .065  |  |
| S       | 1.52   | 1.65  | .060  | .065  |  |

CONTROLLING DIMENSIONS : INCH





-I

Figure 36.20-Pin Plastic Dual Inline Package (PDIP)

Figure 37 illustrates the 20-pin Small Outline Integrated Circuit Package (SOIC) available for the Z8 Encore!  $^{\circledR}$  4K Series devices.



| CVALDOI | MILLI | METER | INCH |      |  |
|---------|-------|-------|------|------|--|
| SYMBOL  | MIN   | MAX   | MIN  | MAX  |  |
| A       | 2.40  | 2.65  | .094 | .104 |  |
| A1      | 0.10  | 0.30  | .004 | .012 |  |
| A2      | 2.24  | 2.44  | .088 | .096 |  |
| В       | 0.36  | 0.46  | .014 | .018 |  |
| С       | 0.23  | 0.30  | .009 | .012 |  |
| D       | 12.60 | 12.95 | .496 | .510 |  |
| E       | 7.40  | 7.60  | .291 | .299 |  |
| е       | 1.27  | BSC   | .050 | BSC  |  |
| Н       | 10.00 | 10.65 | .394 | .419 |  |
| h       | 0.30  | 0.40  | .012 | .016 |  |
| L       | 0.60  | 1.00  | .024 | .039 |  |
| Q1      | 0.97  | 1.07  | .038 | .042 |  |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 37.20-Pin Small Outline Integrated Circuit Package (SOIC)

Figure 38 illustrates the 20-pin Small Shrink Outline Package (SSOP) available for the Z8  $\rm Encore!^{\circledR}$  4K Series devices.



Figure 38.20-Pin Small Shrink Outline Package (SSOP)

194

Figure 39 illustrates the 28-pin Plastic Dual Inline Package (PDIP) available for the Z8  $\rm Encore!^{\circledR}$  4K Series devices.



| SYMBOL    | OPT#   | MILLIMETER |          | INC   | Ж     |  |
|-----------|--------|------------|----------|-------|-------|--|
| O I MIDOL | OF 1 # | MIN        | MAX      | MIN   | MAX   |  |
| A1        |        | 0.38       | 1.02     | .015  | .040  |  |
| A2        |        | 3.18       | 4.19     | .125  | .165  |  |
| В         |        | 0.38       | 0.53     | .015  | .021  |  |
| B1        | 01     | 1.40       | 1.65     | .055  | .065  |  |
| В1        | 02     | 1.14       | 1.40     | .045  | .055  |  |
| С         |        | 0.23       | 0.38     | .009  | .015  |  |
| D         | 01     | 36.58      | 37.34    | 1.440 | 1.470 |  |
|           | 02     | 35.31      | 35.94    | 1.390 | 1.415 |  |
| Е         |        | 15.24      | 15.75    | .600  | .620  |  |
| E1        | 01     | 13.59      | 14.10    | .535  | .555  |  |
| E1        | 02     | 12.83      | 13.08    | .505  | .515  |  |
| е         |        | 2.54       | 2.54 TYP |       | BSC   |  |
| eA        |        | 15.49      | 16.76    | .610  | .660  |  |
| L         |        | 3.05       | 3.81     | .120  | .150  |  |
| Q1        | 01     | 1.40       | 1.91     | .055  | .075  |  |
| Q.I       | 02     | 1.40       | 1.78     | .055  | .070  |  |
| _         | 01     | 1.52       | 2.29     | .060  | .090  |  |
| S         | 02     | 1.02       | 1.52     | .040  | .060  |  |

CONTROLLING DIMENSIONS: INCH

OPTION TABLE
OPTION # PACKAGE
01 STANDARD
02 IDF

Note: ZiLOG supplies both options for production. Component layout PCB design should cover bigger option 01.

Figure 39.28-Pin Plastic Dual Inline Package (PDIP)

Figure 40 illustrates the 28-pin Small Outline Integrated Circuit package (SOIC) available in the Z8 Encore!  $^{\circledR}$  4K Series devices.



| 0.44001 | MILLIN | METER | INCH     |      |  |
|---------|--------|-------|----------|------|--|
| SYMBOL  | MIN    | MAX   | MIN      | MAX  |  |
| A       | 2.40   | 2.64  | .094     | .104 |  |
| A1      | 0.10   | 0.30  | .004     | .012 |  |
| A2      | 2.24   | 2.44  | .088     | .096 |  |
| В       | 0.36   | 0.46  | .014     | .018 |  |
| С       | 0.23   | 0.30  | .009     | .012 |  |
| D       | 17.78  | 18.00 | .700     | .710 |  |
| E       | 7.40   | 7.60  | .291     | .299 |  |
| e       | 1.27   | BSC   | .050 BSC |      |  |
| Н       | 10.00  | 10.65 | .394     | .419 |  |
| h       | 0.30   | 0.71  | .012     | .028 |  |
| L       | 0.61   | 1.00  | .024     | .039 |  |
| Q1      | 0.97   | 1.09  | .038     | .043 |  |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.



Figure 40.28-Pin Small Outline Integrated Circuit Package (SOIC)

Figure 41 illustrates the 28-pin Small Shrink Outline Package (SSOP) available for the Z8  $\rm Encore!^{\circledR}$  4K Series devices.



Figure 41.28-Pin Small Shrink Outline Package (SSOP)



# **Ordering Information**

| Z8 Encore!® with 4K  | Llas <del>y</del><br>B Flash, | W<br>W<br>W<br>10-Bit A | NO Lines | o-<br>ical Interrupts | ation 16-Bit Timers w/PWM | 7 10-Bit A/D Channels | UART with IrDA |                     |
|----------------------|-------------------------------|-------------------------|----------|-----------------------|---------------------------|-----------------------|----------------|---------------------|
| Standard Temperatu   | re: 0° to                     | 70°C                    |          |                       |                           |                       |                |                     |
| Z8F0423PB005SC       | 4KB                           | 1KB                     | 6        | 12                    | 2                         | 4                     | 1              | PDIP 8-pin package  |
| Z8F0423SB005SC       | 4KB                           | 1KB                     | 6        | 12                    | 2                         | 4                     | 1              | SOIC 8-pin package  |
| Z8F0423SH005SC       | 4KB                           | 1KB                     | 16       | 18                    | 2                         | 7                     | 1              | SOIC 20-pin package |
| Z8F0423HH005SC       | 4KB                           | 1KB                     | 16       | 18                    | 2                         | 7                     | 1              | SSOP 20-pin package |
| Z8F0423PH005SC       | 4KB                           | 1KB                     | 16       | 18                    | 2                         | 7                     | 1              | PDIP 20-pin package |
| Z8F0423SJ005SC       | 4KB                           | 1KB                     | 22       | 18                    | 2                         | 8                     | 1              | SOIC 28-pin package |
| Z8F0423HJ005SC       | 4KB                           | 1KB                     | 22       | 18                    | 2                         | 8                     | 1              | SSOP 28-pin package |
| Z8F0423PJ005SC       | 4KB                           | 1KB                     | 22       | 18                    | 2                         | 8                     | 1              | PDIP 28-pin package |
| Extended Temperatu   | ıre: -40° t                   | o 105°C                 |          |                       |                           |                       |                |                     |
| Z8F0423PB005EC       | 4KB                           | 1KB                     | 6        | 12                    | 2                         | 4                     | 1              | PDIP 8-pin package  |
| Z8F0423SB005EC       | 4KB                           | 1KB                     | 6        | 12                    | 2                         | 4                     | 1              | SOIC 8-pin package  |
| Z8F0423SH005EC       | 4KB                           | 1KB                     | 16       | 18                    | 2                         | 7                     | 1              | SOIC 20-pin package |
| Z8F0423HH005EC       | 4KB                           | 1KB                     | 16       | 18                    | 2                         | 7                     | 1              | SSOP 20-pin package |
| Z8F0423PH005EC       | 4KB                           | 1KB                     | 16       | 18                    | 2                         | 7                     | 1              | PDIP 20-pin package |
| Z8F0423SJ005EC       | 4KB                           | 1KB                     | 22       | 18                    | 2                         | 8                     | 1              | SOIC 28-pin package |
| Z8F0423HJ005EC       | 4KB                           | 1KB                     | 22       | 18                    | 2                         | 8                     | 1              | SSOP 28-pin package |
| Z8F0423PJ005EC       | 4KB                           | 1KB                     | 22       | 18                    | 2                         | 8                     | 1              | PDIP 28-pin package |
| Replace C with G for | Lead-Free                     | e Packag                | jing     |                       |                           |                       |                |                     |



| Part Number                              | Flash | RAM | /O Lines | Interrupts | 6-Bit Timers w/PWM | 0-Bit A/D Channels | UART with IrDA | Description         |
|------------------------------------------|-------|-----|----------|------------|--------------------|--------------------|----------------|---------------------|
| Z8 Encore!® with 4K                      |       |     |          | _          |                    |                    | <u></u>        |                     |
| Standard Temperature: 0° to 70°C         |       |     |          |            |                    |                    |                |                     |
| Z8F0413PB005SC                           | 4KB   | 1KB | 6        | 12         | 2                  | 0                  | 1              | PDIP 8-pin package  |
| Z8F0413SB005SC                           | 4KB   | 1KB | 6        | 12         | 2                  | 0                  | 1              | SOIC 8-pin package  |
| Z8F0413SH005SC                           | 4KB   | 1KB | 16       | 18         | 2                  | 0                  | 1              | SOIC 20-pin package |
| Z8F0413HH005SC                           | 4KB   | 1KB | 16       | 18         | 2                  | 0                  | 1              | SSOP 20-pin package |
| Z8F0413PH005SC                           | 4KB   | 1KB | 16       | 18         | 2                  | 0                  | 1              | PDIP 20-pin package |
| Z8F0413SJ005SC                           | 4KB   | 1KB | 24       | 18         | 2                  | 0                  | 1              | SOIC 28-pin package |
| Z8F0413HJ005SC                           | 4KB   | 1KB | 24       | 18         | 2                  | 0                  | 1              | SSOP 28-pin package |
| Z8F0413PJ005SC                           | 4KB   | 1KB | 24       | 18         | 2                  | 0                  | 1              | PDIP 28-pin package |
| Extended Temperature: -40° to 105°C      |       |     |          |            |                    |                    |                |                     |
| Z8F0413PB005EC                           | 4KB   | 1KB | 6        | 12         | 2                  | 0                  | 1              | PDIP 8-pin package  |
| Z8F0413SB005EC                           | 4KB   | 1KB | 6        | 12         | 2                  | 0                  | 1              | SOIC 8-pin package  |
| Z8F0413SH005EC                           | 4KB   | 1KB | 16       | 18         | 2                  | 0                  | 1              | SOIC 20-pin package |
| Z8F0413HH005EC                           | 4KB   | 1KB | 16       | 18         | 2                  | 0                  | 1              | SSOP 20-pin package |
| Z8F0413PH005EC                           | 4KB   | 1KB | 16       | 18         | 2                  | 0                  | 1              | PDIP 20-pin package |
| Z8F0413SJ005EC                           | 4KB   | 1KB | 24       | 18         | 2                  | 0                  | 1              | SOIC 28-pin package |
| Z8F0413HJ005EC                           | 4KB   | 1KB | 24       | 18         | 2                  | 0                  | 1              | SSOP 28-pin package |
| Z8F0413PJ005EC                           | 4KB   | 1KB | 24       | 18         | 2                  | 0                  | 1              | PDIP 28-pin package |
| Replace C with G for Lead-Free Packaging |       |     |          |            |                    |                    |                |                     |

|                                          |           |           |           |            | <b>=</b>            |                     |                |                     |
|------------------------------------------|-----------|-----------|-----------|------------|---------------------|---------------------|----------------|---------------------|
| Part Number                              | Flash     | RAM       | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |
| Z8 Encore!® with 2K                      | B Flash,  | 10-Bit ar | alog-     | to-Dig     | gital               | Coı                 | ıve            | rter                |
| Standard Temperatu                       | re: 0° to | 70°C      |           |            |                     |                     |                |                     |
| Z8F0223PB005SC                           | 2KB       | 512B      | 6         | 12         | 2                   | 4                   | 1              | PDIP 8-pin package  |
| Z8F0223SB005SC                           | 2KB       | 512B      | 6         | 12         | 2                   | 4                   | 1              | SOIC 8-pin package  |
| Z8F0223SH005SC                           | 2KB       | 512B      | 16        | 18         | 2                   | 7                   | 1              | SOIC 20-pin package |
| Z8F0223HH005SC                           | 2KB       | 512B      | 16        | 18         | 2                   | 7                   | 1              | SSOP 20-pin package |
| Z8F0223PH005SC                           | 2KB       | 512B      | 16        | 18         | 2                   | 7                   | 1              | PDIP 20-pin package |
| Z8F0223SJ005SC                           | 2KB       | 512B      | 22        | 18         | 2                   | 8                   | 1              | SOIC 28-pin package |
| Z8F0223HJ005SC                           | 2KB       | 512B      | 22        | 18         | 2                   | 8                   | 1              | SSOP 28-pin package |
| Z8F0223PJ005SC                           | 2KB       | 512B      | 22        | 18         | 2                   | 8                   | 1              | PDIP 28-pin package |
| Extended Temperature: -40° to 105°C      |           |           |           |            |                     |                     |                |                     |
| Z8F0223PB005EC                           | 2KB       | 512B      | 6         | 12         | 2                   | 4                   | 1              | PDIP 8-pin package  |
| Z8F0223SB005EC                           | 2KB       | 512B      | 6         | 12         | 2                   | 4                   | 1              | SOIC 8-pin package  |
| Z8F0223SH005EC                           | 2KB       | 512B      | 16        | 18         | 2                   | 7                   | 1              | SOIC 20-pin package |
| Z8F0223HH005EC                           | 2KB       | 512B      | 16        | 18         | 2                   | 7                   | 1              | SSOP 20-pin package |
| Z8F0223PH005EC                           | 2KB       | 512B      | 16        | 18         | 2                   | 7                   | 1              | PDIP 20-pin package |
| Z8F0223SJ005EC                           | 2KB       | 512B      | 22        | 18         | 2                   | 8                   | 1              | SOIC 28-pin package |
| Z8F0223HJ005EC                           | 2KB       | 512B      | 22        | 18         | 2                   | 8                   | 1              | SSOP 28-pin package |
| Z8F0223PJ005EC                           | 2KB       | 512B      | 22        | 18         | 2                   | 8                   | 1              | PDIP 28-pin package |
| Replace C with G for Lead-Free Packaging |           |           |           |            |                     |                     |                |                     |



| אינו א 28 Encore!® with 2K               | Flash | RAM  | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |
|------------------------------------------|-------|------|-----------|------------|---------------------|---------------------|----------------|---------------------|
| Standard Temperatu                       |       | 70°C |           |            |                     |                     |                |                     |
| Z8F0213PB005SC                           | 2KB   | 512B | 6         | 12         | 2                   | 0                   | 1              | PDIP 8-pin package  |
| Z8F0213SB005SC                           | 2KB   | 512B | 6         | 12         | 2                   | 0                   | 1              | SOIC 8-pin package  |
| Z8F0213SH005SC                           | 2KB   | 512B | 16        | 18         | 2                   | 0                   | 1              | SOIC 20-pin package |
| Z8F0213HH005SC                           | 2KB   | 512B | 16        | 18         | 2                   | 0                   | 1              | SSOP 20-pin package |
| Z8F0213PH005SC                           | 2KB   | 512B | 16        | 18         | 2                   | 0                   | 1              | PDIP 20-pin package |
| Z8F0213SJ005SC                           | 2KB   | 512B | 24        | 18         | 2                   | 0                   | 1              | SOIC 28-pin package |
| Z8F0213HJ005SC                           | 2KB   | 512B | 24        | 18         | 2                   | 0                   | 1              | SSOP 28-pin package |
| Z8F0213PJ005SC                           | 2KB   | 512B | 24        | 18         | 2                   | 0                   | 1              | PDIP 28-pin package |
| Extended Temperature: -40° to 105°C      |       |      |           |            |                     |                     |                |                     |
| Z8F0213PB005EC                           | 2KB   | 512B | 6         | 12         | 2                   | 0                   | 1              | PDIP 8-pin package  |
| Z8F0213SB005EC                           | 2KB   | 512B | 6         | 12         | 2                   | 0                   | 1              | SOIC 8-pin package  |
| Z8F0213SH005EC                           | 2KB   | 512B | 16        | 18         | 2                   | 0                   | 1              | SOIC 20-pin package |
| Z8F0213HH005EC                           | 2KB   | 512B | 16        | 18         | 2                   | 0                   | 1              | SSOP 20-pin package |
| Z8F0213PH005EC                           | 2KB   | 512B | 16        | 18         | 2                   | 0                   | 1              | PDIP 20-pin package |
| Z8F0213SJ005EC                           | 2KB   | 512B | 24        | 18         | 2                   | 0                   | 1              | SOIC 28-pin package |
| Z8F0213HJ005EC                           | 2KB   | 512B | 24        | 18         | 2                   | 0                   | 1              | SSOP 28-pin package |
| Z8F0213PJ005EC                           | 2KB   | 512B | 24        | 18         | 2                   | 0                   | 1              | PDIP 28-pin package |
| Replace C with G for Lead-Free Packaging |       |      |           |            |                     |                     |                |                     |



| Part Number                              |             |          | ines      | nterrupts | 6-Bit Timers w/PWM | 0-Bit A/D Channels | JART with IrDA | Description         |
|------------------------------------------|-------------|----------|-----------|-----------|--------------------|--------------------|----------------|---------------------|
| Part                                     | Flash       | RAM      | I/O Lines | Interi    | 16-Bi              | 10-Bi              | UAR            | Desc                |
| Z8 Encore!® with 1K                      | B Flash,    | 10-Bit A | nalog-    | to-Di     | gital              | Со                 | nve            | erter               |
| Standard Temperatu                       | re: 0° to   | 70°C     |           |           |                    |                    |                |                     |
| Z8F0123PB005SC                           | 1KB         | 256B     | 6         | 12        | 2                  | 4                  | 1              | PDIP 8-pin package  |
| Z8F0123SB005SC                           | 1KB         | 256B     | 6         | 12        | 2                  | 4                  | 1              | SOIC 8-pin package  |
| Z8F0123SH005SC                           | 1KB         | 256B     | 16        | 18        | 2                  | 7                  | 1              | SOIC 20-pin package |
| Z8F0123HH005SC                           | 1KB         | 256B     | 16        | 18        | 2                  | 7                  | 1              | SSOP 20-pin package |
| Z8F0123PH005SC                           | 1KB         | 256B     | 16        | 18        | 2                  | 7                  | 1              | PDIP 20-pin package |
| Z8F0123SJ005SC                           | 1KB         | 256B     | 22        | 18        | 2                  | 8                  | 1              | SOIC 28-pin package |
| Z8F0123HJ005SC                           | 1KB         | 256B     | 22        | 18        | 2                  | 8                  | 1              | SSOP 28-pin package |
| Z8F0123PJ005SC                           | 1KB         | 256B     | 22        | 18        | 2                  | 8                  | 1              | PDIP 28-pin package |
| Extended Temperatu                       | ıre: -40° 1 | to 105°C |           |           |                    |                    |                |                     |
| Z8F0123PB005EC                           | 1KB         | 256B     | 6         | 12        | 2                  | 4                  | 1              | PDIP 8-pin package  |
| Z8F0123SB005EC                           | 1KB         | 256B     | 6         | 12        | 2                  | 4                  | 1              | SOIC 8-pin package  |
| Z8F0123SH005EC                           | 1KB         | 256B     | 16        | 18        | 2                  | 7                  | 1              | SOIC 20-pin package |
| Z8F0123HH005EC                           | 1KB         | 256B     | 16        | 18        | 2                  | 7                  | 1              | SSOP 20-pin package |
| Z8F0123PH005EC                           | 1KB         | 256B     | 16        | 18        | 2                  | 7                  | 1              | PDIP 20-pin package |
| Z8F0123SJ005EC                           | 1KB         | 256B     | 22        | 18        | 2                  | 8                  | 1              | SOIC 28-pin package |
| Z8F0123HJ005EC                           | 1KB         | 256B     | 22        | 18        | 2                  | 8                  | 1              | SSOP 28-pin package |
| Z8F0123PJ005EC                           | 1KB         | 256B     | 22        | 18        | 2                  | 8                  | 1              | PDIP 28-pin package |
| Replace C with G for Lead-Free Packaging |             |          |           |           |                    |                    |                |                     |



| mber                                     |           |      | Ş         | ots        | 6-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | rtion<br>D                       |
|------------------------------------------|-----------|------|-----------|------------|--------------------|---------------------|----------------|----------------------------------|
| Part Number                              | Flash     | RAM  | I/O Lines | Interrupts | 16-Bit T           | 10-Bit A            | UART v         | Description                      |
| Z8 Encore!® with 1K                      | B Flash   |      |           |            |                    |                     |                |                                  |
| Standard Temperatu                       | re: 0° to | 70°C |           |            |                    |                     |                |                                  |
| Z8F0113PB005SC                           | 1KB       | 256B | 6         | 12         | 2                  | 0                   | 1              | PDIP 8-pin package               |
| Z8F0113SB005SC                           | 1KB       | 256B | 6         | 12         | 2                  | 0                   | 1              | SOIC 8-pin package               |
| Z8F0113SH005SC                           | 1KB       | 256B | 16        | 18         | 2                  | 0                   | 1              | SOIC 20-pin package              |
| Z8F0113HH005SC                           | 1KB       | 256B | 16        | 18         | 2                  | 0                   | 1              | SSOP 20-pin package              |
| Z8F0113PH005SC                           | 1KB       | 256B | 16        | 18         | 2                  | 0                   | 1              | PDIP 20-pin package              |
| Z8F0113SJ005SC                           | 1KB       | 256B | 24        | 18         | 2                  | 0                   | 1              | SOIC 28-pin package              |
| Z8F0113HJ005SC                           | 1KB       | 256B | 24        | 18         | 2                  | 0                   | 1              | SSOP 28-pin package              |
| Z8F0113PJ005SC                           | 1KB       | 256B | 24        | 18         | 2                  | 0                   | 1              | PDIP 28-pin package              |
| Extended Temperature: -40° to 105°C      |           |      |           |            |                    |                     |                |                                  |
| Z8F0113PB005EC                           | 1KB       | 256B | 6         | 12         | 2                  | 0                   | 1              | PDIP 8-pin package               |
| Z8F0113SB005EC                           | 1KB       | 256B | 6         | 12         | 2                  | 0                   | 1              | SOIC 8-pin package               |
| Z8F0113SH005EC                           | 1KB       | 256B | 16        | 18         | 2                  | 0                   | 1              | SOIC 20-pin package              |
| Z8F0113HH005EC                           | 1KB       | 256B | 16        | 18         | 2                  | 0                   | 1              | SSOP 20-pin package              |
| Z8F0113PH005EC                           | 1KB       | 256B | 16        | 18         | 2                  | 0                   | 1              | PDIP 20-pin package              |
| Z8F0113SJ005EC                           | 1KB       | 256B | 24        | 18         | 2                  | 0                   | 1              | SOIC 28-pin package              |
| Z8F0113HJ005EC                           | 1KB       | 256B | 24        | 18         | 2                  | 0                   | 1              | SSOP 28-pin package              |
| Z8F0113PJ005EC                           | 1KB       | 256B | 24        | 18         | 2                  | 0                   | 1              | PDIP 28-pin package              |
| Replace C with G for Lead-Free Packaging |           |      |           |            |                    |                     |                |                                  |
| Z8F04A28100KIT                           |           |      |           |            |                    |                     |                | 20 and 28-Pin<br>Development Kit |
| Z8F04A08100KIT                           |           |      |           |            |                    |                     |                | 8-Pin Development Kit            |
| ZUSBSC0100ZAC                            |           |      |           |            |                    |                     |                | USB Smart Cable<br>Accessory Kit |



## **Part Number Suffix Designations**





### **Precharacterization Product**

The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or nonconformance with some aspects of the document might be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery might be uncertain at times, because of start-up yield issues.

ZiLOG, Inc. 532 Race Street San Jose, CA 95126 Telephone (408) 558-8500 FAX 408 558-8300

Internet: www.zilog.com

## **Customer Support**

For valuable information about downloading other relevant documents or for hardware and software development tools, visit the ZiLOG web site at <a href="https://www.zilog.com">www.zilog.com</a>.

# Customer Feedback Form

#### **Z8 Encore! 4K Series Product Specification**

If you experience any problems while operating this product, or if you note any inaccuracies while reading this document, please copy and complete this form and mail it to the address below or go to <a href="https://www.zilog.com">www.zilog.com</a> (see Return Information, below). We also welcome your suggestions!

#### **Customer Information**

| Name           | Country |
|----------------|---------|
| Company        | Phone   |
| Address        | Fax     |
| City/State/Zip | Email   |

#### **Product Information**

| Serial # or Board Fab #/Rev. # |
|--------------------------------|
| Software Version               |
| Document Number                |
| Host Computer Description/Type |

#### **Return Information**

ZiLOG System Test/Customer Support 532 Race Street San Jose, CA 95126-3432 www.zilog.com



## **Problem Description or Suggestion**

| Provide a complete description of the problem or your suggestion. If you are reporting a specific problem, include all steps leading up to the occurrence of the problem. Attach additional pages as necessary. |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                 |  |  |



#### Index **ANDX 162** arithmetic instructions 160 assembly language programming 156 assembly language syntax 157 **Symbols** # 159 В % 159 B 159 @ 159 b 158 baud rate generator, UART 97 **Numerics BCLR 161** binary number suffix 159 10-bit ADC 4 **BIT 161** 40-lead plastic dual-inline package 195, 196 bit 158 clear 161 Α manipulation instructions 161 set 161 absolute maximum ratings 177 set or clear 161 AC characteristics 179 swap 161 **ADC 160** test and jump 163 architecture 110 test and jump if non-zero 163 automatic power-down 111 test and jump if zero 163 block diagram 111 bit jump and test if non-zero 163 continuous conversion 113 bit swap 163 control register 115, 117 block diagram 2 control register definitions 115 block transfer instructions 161 data high byte register 117 **BRK 163** data low bits register 118 **BSET 161** electrical characteristics and timing 182 BSWAP 161, 163 operation 111 **BTJ 163** single-shot conversion 112 **BTJNZ 163** ADCCTL register 115, 117 **BTJZ 163** ADCDH register 117 ADCDL register 118 ADCX 160 C **ADD 160** CALL procedure 163 add - extended addressing 160 capture mode 79, 80 add with carry 160 capture/compare mode 79 add with carry - extended addressing 160 cc 158 additional symbols 159 **CCF 161** address space 13 characteristics, electrical 177 **ADDX 160** clear 162 analog signals 10 **CLR 162** analog-to-digital converter (ADC) 110

**AND 162** 

**COM 162** 



| compare 79                                   | E                                                               |
|----------------------------------------------|-----------------------------------------------------------------|
| compare - extended addressing 160            | EI 161                                                          |
| compare mode 79                              | electrical characteristics 177                                  |
| compare with carry 160                       | ADC 182                                                         |
| compare with carry - extended addressing 160 | flash memory and timing 181                                     |
| complement 162                               | GPIO input data sample timing 184                               |
| complement carry flag 161                    | watch-dog timer 182, 183                                        |
| condition code 158                           | enable interrupt 161                                            |
| continuous conversion (ADC) 113              | ER 158                                                          |
| continuous mode 79                           | extended addressing register 158                                |
| control register definition, UART 98         | external pin reset 24                                           |
| Control Registers 13, 16                     | eZ8 CPU features 4                                              |
| counter modes 79                             | eZ8 CPU instruction classes 159                                 |
| CP 160                                       | eZ8 CPU instruction notation 157                                |
| CPC 160                                      | eZ8 CPU instruction set 156                                     |
| CPCX 160                                     | eZ8 CPU instruction summary 164                                 |
| CPU and peripheral overview 4                |                                                                 |
| CPU control instructions 161                 |                                                                 |
| CPX 160                                      | F                                                               |
| Customer Feedback Form 205                   | FCTL register 129, 135                                          |
| Customer Information 205                     | features, Z8 Encore! 1                                          |
|                                              | first opcode map 175                                            |
| D                                            | FLAGS 159                                                       |
|                                              | flags register 159                                              |
| DA 158, 160                                  | flash                                                           |
| data memory 15 DC characteristics 178        | controller 4                                                    |
|                                              | option bit address space 135                                    |
| debugger, on-chip 139<br>DEC 160             | option bit configuration - reset 133                            |
| decimal adjust 160                           | program memory address 0000H 136                                |
| decrement 160                                | program memory address 0001H 137                                |
| decrement and jump non-zero 163              | flash memory 121                                                |
| decrement word 160                           | arrrangement 122                                                |
| DECW 160                                     | byte programming 127                                            |
| destination operand 159                      | code protection 125                                             |
| device, port availability 32                 | configurations 121                                              |
| DI 161                                       | control register definitions 129, 135                           |
| direct address 158                           | controller bypass 128 electrical characteristics and timing 181 |
| disable interrupts 161                       | flash control register 129, 135                                 |
| DJNZ 163                                     | flash option bits 126                                           |
| dst 159                                      | flash status register 129                                       |
|                                              | flow chart 124                                                  |
|                                              | frequency high and low byte registers 131                       |
|                                              | mass erase 127                                                  |



| operation 123                                | immediate data 158                  |
|----------------------------------------------|-------------------------------------|
| operation timing 125                         | immediate operand prefix 159        |
| page erase 127                               | INC 160                             |
| page select register 130, 131                | increment 160                       |
| FPS register 130, 131                        | increment word 160                  |
| FSTAT register 129                           | INCW 160                            |
|                                              | indexed 158                         |
|                                              | indirect address prefix 159         |
| G                                            | indirect register 158               |
| gated mode 79                                | indirect register pair 158          |
| general-purpose I/O 32                       | indirect working register 158       |
| GPIO 4, 32                                   | indirect working register pair 158  |
| alternate functions 33                       | infrared encoder/decoder (IrDA) 106 |
| architecture 33                              | Instruction Set 156                 |
| control register definitions 40              | instruction set, ez8 CPU 156        |
| input data sample timing 184                 | instructions                        |
| interrupts 40                                | ADC 160                             |
| port A-C pull-up enable sub-registers 45,    | ADCX 160                            |
| 46                                           | ADD 160                             |
| port A-H address registers 41                | ADDX 160                            |
| port A-H alternate function sub-registers 42 | AND 162                             |
| port A-H control registers 41                | ANDX 162                            |
| port A-H data direction sub-registers 42     | arithmetic 160                      |
| port A-H high drive enable sub-registers 44  | BCLR 161                            |
| port A-H input data registers 46             | BIT 161                             |
| port A-H output control sub-registers 43     | bit manipulation 161                |
| port A-H output data registers 47            | block transfer 161                  |
| port A-H stop mode recovery sub-registers    | BRK 163                             |
| 44                                           | BSET 161                            |
| port availability by device 32               | BSWAP 161, 163                      |
| port input timing 184                        | BTJ 163                             |
| port output timing 185                       | BTJNZ 163                           |
|                                              | BTJZ 163                            |
|                                              | CALL 163                            |
| Н                                            | CCF 161                             |
| H 159                                        | CLR 162                             |
| HALT 161                                     | COM 162                             |
| halt mode 29, 161                            | CP 160                              |
| hexadecimal number prefix/suffix 159         | CPC 160                             |
| •                                            | CPCX 160                            |
|                                              | CPU control 161                     |
| 1                                            | CPX 160                             |
| I2C 4                                        | DA 160                              |
| IM 158                                       | DEC 160                             |
|                                              |                                     |



| DECW 160 DI 161 DJNZ 163 EI 161 HALT 161 INC 160 INCW 160 IRET 163 JP 163 LD 162 LDC 162 LDC 162 LDEI 161 LDX 162 LDEI 161 LDX 162 LEA 162 load 162 logical 162 MULT 160 NOP 161 OR 162 ORX 162 POPX 162 POPX 162 POPX 162 PUSHX 162 RCF 161 RET 163 RL 163 RLC 163 rotate and shift 163 | TCMX 161 TM 161 TMX 161 TRAP 163 watch-dog timer refresh 162 XOR 163 XORX 163 instructions, eZ8 classes of 159 interrupt control register 60 interrupt controller 49 architecture 49 interrupt assertion types 52 interrupt vectors and priority 52 operation 51 register definitions 53 software interrupt assertion 53 interrupt request 0 register 59 interrupt request 1 register 54 interrupt request 2 register 55 interrupt return 163 interrupt vector listing 49 interrupts UART 95 IR 158 Ir 158 Ir 158 Ir 158 Ir 158 Ir 158 Ir 100 architecture 106 block diagram 106 control register definitions 109 operation 106 receiving data 108 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                          | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RR 163<br>RRC 163                                                                                                                                                                                                                                                                        | transmitting data 107 IRET 163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SBC 160                                                                                                                                                                                                                                                                                  | IRQ0 enable high and low bit registers 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SCF 161                                                                                                                                                                                                                                                                                  | IRQ1 enable high and low bit registers 57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SRA 163                                                                                                                                                                                                                                                                                  | IRQ2 enable high and low bit registers 58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SRL 164                                                                                                                                                                                                                                                                                  | IRR 158                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SRP 161                                                                                                                                                                                                                                                                                  | Irr 158                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| STOP 162                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SUB 160                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SUBX 160                                                                                                                                                                                                                                                                                 | J                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SWAP 164                                                                                                                                                                                                                                                                                 | JP 163                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TCM 161                                                                                                                                                                                                                                                                                  | jump, conditional, relative, and relative condi-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| tional 163                                     | gated 79                         |
|------------------------------------------------|----------------------------------|
|                                                | one-shot 78                      |
|                                                | PWM 79                           |
| L                                              | modes 79                         |
| LD 162                                         | MULT 160                         |
| LDC 162                                        | multiply 160                     |
| LDCI 161, 162                                  | multiprocessor mode, UART 93     |
| LDE 162                                        |                                  |
| LDEI 162<br>LDEI 161, 162                      |                                  |
| LDX 162                                        | N                                |
| LEA 162                                        | NOP (no operation) 161           |
| load 162                                       | notation                         |
|                                                |                                  |
| load constant 161                              | b 158                            |
| load constant to/from program memory 162       | cc 158                           |
| load constant with auto-increment addresses    | DA 158                           |
| 162                                            | ER 158                           |
| load effective address 162                     | IM 158                           |
| load external data 162                         | IR 158                           |
| load external data to/from data memory and     | Ir 158                           |
| auto-increment addresses 161                   | IRR 158                          |
| load external to/from data memory and auto-in- | Irr 158                          |
| crement addresses 162                          | p 158                            |
| load instructions 162                          | R 158                            |
| load using extended addressing 162             | r 158                            |
| logical AND 162                                | RA 158                           |
| logical AND/extended addressing 162            | RR 158                           |
| logical exclusive OR 163                       | rr 158                           |
| logical exclusive OR/extended addressing 163   | vector 158                       |
| logical instructions 162                       | X 158                            |
| logical OR 162                                 | notational shorthand 158         |
| logical OR/extended addressing 162             |                                  |
| low power modes 29                             |                                  |
| ·                                              | 0                                |
|                                                | OCD                              |
| M                                              | architecture 139                 |
| master interrupt enable 51                     | auto-baud detector/generator 142 |
| memory                                         | baud rate limits 142             |
| data 15                                        | block diagram 139                |
| program 14                                     | breakpoints 143                  |
| mode                                           | commands 144                     |
| capture 79, 80                                 | control register 148             |
| capture/compare 79                             | data format 142                  |
| continuous 79                                  | DBG pin to RS-232 Interface 140  |
| counter 79                                     | debug mode 141                   |
| Counter 10                                     | acoug mode 171                   |



| debugger break 163 interface 140 serial errors 143 status register 149 | 28-pin SOIC 195<br>8-pin PDIP 189<br>8-pin SOIC 190<br>PDIP 195, 196 |
|------------------------------------------------------------------------|----------------------------------------------------------------------|
| timing 186                                                             | part selection guide 2<br>PC 159                                     |
| OCD commands                                                           |                                                                      |
| execute instruction (12H) 148                                          | PDIP 195, 196                                                        |
| read OCD control register (05H) 145                                    | peripheral AC and DC electrical characteristics 181                  |
| read OCD control register (05H) 145                                    |                                                                      |
| read OCD revision (00H) 145                                            | pin characteristics 10                                               |
| read OCD status register (02H) 145                                     | Pin Descriptions 7                                                   |
| read program counter (07H) 146<br>read program memory (0BH) 147        | polarity 158<br>POP 162                                              |
| read program memory CRC (0EH) 147                                      | pop using extended addressing 162                                    |
| read register (09H) 146                                                | POPX 162                                                             |
| read runtime counter (03H) 145                                         | port availability, device 32                                         |
| step instruction (10H) 148                                             | port availability, device 32<br>port input timing (GPIO) 184         |
| stuff instruction (11H) 148                                            | port output timing, GPIO 185                                         |
| write data memory (0CH) 147                                            | power supply signals 10                                              |
| write OCD control register (04H) 145                                   | power-down, automatic (ADC) 111                                      |
| write program counter (06H) 146                                        | power-on and voltage brown-out electrical                            |
| write program memory (0AH) 146                                         | characteristics and timing 181                                       |
| write register (08H) 146                                               | power-on reset (POR) 22                                              |
| on-chip debugger (OCD) 139                                             | Problem Description or Suggestion 206                                |
| on-chip debugger signals 10                                            | Product Information 205                                              |
| one-shot mode 78                                                       | program control instructions 163                                     |
| opcode map                                                             | program counter 159                                                  |
| abbreviations 174                                                      | program memory 14                                                    |
| cell description 173                                                   | PUSH 162                                                             |
| first 175                                                              | push using extended addressing 162                                   |
| second after 1FH 176                                                   | PUSHX 162                                                            |
| Operational Description 20, 29, 32, 49, 61, 82,                        | PWM mode 79                                                          |
| 87, 106, 110, 119, 121, 133, 139, 151, 155                             | PxADDR register 41                                                   |
| OR 162                                                                 | PxCTL register 42                                                    |
| ordering information 197                                               | Ç                                                                    |
| ORX 162                                                                |                                                                      |
|                                                                        | R                                                                    |
|                                                                        | R 158                                                                |
| P                                                                      | r 158                                                                |
| p 158                                                                  | RA                                                                   |
| packaging                                                              | register address 158                                                 |
| 20-pin PDIP 191, 192                                                   | RCF 161                                                              |
| 20-pin SSOP 193, 196                                                   | receive                                                              |
| 28-pin PDIP 194                                                        | IrDA data 108                                                        |



| receiving UART data-interrupt-driven method 92                 | RET 163<br>return 163                   |
|----------------------------------------------------------------|-----------------------------------------|
| receiving UART data-polled method 91                           | Return Information 205                  |
| register 158                                                   | RL 163                                  |
| ADC control (ADCCTL) 115, 117                                  | RLC 163                                 |
| ADC data high byte (ADCDH) 117                                 | rotate and shift instuctions 163        |
| ADC data low bits (ADCDL) 118                                  | rotate left 163                         |
| flash control (FCTL) 129, 135                                  | rotate left through carry 163           |
| flash high and low byte (FFREQH and                            | rotate right 163                        |
| FREEQL) 131                                                    | rotate right through carry 163          |
| flash page select (FPS) 130, 131                               | RP 159                                  |
| flash status (FSTAT) 129                                       | RR 158, 163                             |
| GPIO port A-H address (PxADDR) 41                              | rr 158                                  |
| GPIO port A-H alternate function sub-regis-                    | RRC 163                                 |
| ters 43                                                        |                                         |
| GPIO port A-H control address (PxCTL) 42                       |                                         |
| GPIO port A-H data direction sub-registers                     | S                                       |
| 42                                                             | SBC 160                                 |
| OCD control 148                                                | SCF 161                                 |
| OCD status 149                                                 | second opcode map after 1FH 176         |
| UARTx baud rate high byte (UxBRH) 104                          | set carry flag 161                      |
| UARTx baud rate low byte (UxBRL) 104                           | set register pointer 161                |
| UARTx Control 0 (UxCTL0) 101, 104                              | shift right arithmatic 163              |
| UARTx control 1 (UxCTL1) 102                                   | shift right logical 164                 |
| UARTx receive data (UxRXD) 99                                  | signal descriptions 9                   |
| UARTx status 0 (UxSTAT0) 99<br>UARTx status 1 (UxSTAT1) 100    | single-sho conversion (ADC) 112         |
| UARTx status 1 (UXSTATT) 100<br>UARTx transmit data (UxTXD) 98 | software trap 163                       |
| watch-dog timer control (WDTCTL) 27, 85,                       | source operand 159                      |
| 120, 154                                                       | SP 159<br>SRA 163                       |
| watch-dog timer reload high byte (WDTH)                        | src 159                                 |
| 86                                                             | SRL 164                                 |
| watch-dog timer reload low byte (WDTL)                         | SRP 161                                 |
| 86                                                             | stack pointer 159                       |
| watch-dog timer reload upper byte (WDTU)                       | STOP 162                                |
| 86                                                             | stop mode 29, 162                       |
| register file 13                                               | stop mode recovery                      |
| register pair 158                                              | sources 25                              |
| register pointer 159                                           | using a GPIO port pin transition 26, 27 |
| reset                                                          | using watch-dog timer time-out 26       |
| and stop mode characteristics 20                               | SUB 160                                 |
| and stop mode recovery 20                                      | subtract 160                            |
| carry flag 161                                                 | subtract - extended addressing 160      |
| sources 21                                                     | subtract with carry 160                 |
|                                                                |                                         |



| SUBX 160                                      | 1 RAP 103                                   |
|-----------------------------------------------|---------------------------------------------|
| SWAP 164                                      |                                             |
| swap nibbles 164                              | U                                           |
| symbols, additional 159                       | UART 4                                      |
|                                               | architecture 87                             |
|                                               | baud rate generator 97                      |
| Т                                             | control register definitions 98             |
| TCM 161                                       | controller signals 9                        |
| TCMX 161                                      | data format 88                              |
| test complement under mask 161                | interrupts 95                               |
| test complement under mask - extended ad-     | multiprocessor mode 93                      |
| dressing 161                                  | receiving data using interrupt-driven meth- |
| test under mask 161                           | od 92                                       |
| test under mask - extended addressing 161     | receiving data using the polled method 91   |
| timer signals 9                               | transmitting data usin the interrupt-driven |
| timers 61                                     | method 90                                   |
| architecture 61                               | transmitting data using the polled method   |
| block diagram 62                              | 89                                          |
| capture mode 69, 70, 79, 80                   | x baud rate high and low registers 104      |
| capture/compare mode 73, 79                   | x control 0 and control 1 registers 101     |
| compare mode 71, 79                           | x status 0 and status 1 registers 99, 100   |
| continuous mode 63, 79                        | UxBRH register 104                          |
| counter mode 64, 65                           | UxBRL register 104                          |
| counter modes 79                              | UxCTL0 register 101, 104                    |
| gated mode 72, 79                             | UxCTL1 register 102                         |
| one-shot mode 62, 78                          | UxRXD register 99                           |
| operating mode 62                             | UxSTAT0 register 99                         |
| PWM mode 66, 67, 79                           | UxSTAT1 register 100                        |
| reading the timer count values 74             | UxTXD register 98                           |
| reload high and low byte registers 75         |                                             |
| timer control register definitions 75         | •                                           |
| timer output signal operation 74              | V                                           |
| timers 0-3                                    | vector 158                                  |
| control registers 77, 78                      | voltage brown-out reset (VBR) 23            |
| high and low byte registers 75, 76            |                                             |
| TM 161                                        |                                             |
| TMX 161                                       | W                                           |
| tools, hardware and software 204              | watch-dog timer                             |
| transmit                                      | approximate time-out delay 83               |
| IrDA data 107                                 | approximate time-out delays 82, 119, 151,   |
| transmitting UART data-polled method 89       | 155                                         |
| transmitting UART dat-interrupt-driven method | CNTL 23                                     |
| 90                                            | control register 85, 120, 153               |



electrical characteristics and timing 182, 183 interrupt in noromal operation 83 interrupt in stop mode 84 operation 82, 119, 151, 155 refresh 83, 162 reload unlock sequence 84 reload upper, high and low registers 85 reset 24 reset in normal operation 84 reset in Stop mode 84 time-out response 83 WDTCTL register 27, 85, 120, 154 WDTH register 86 WDTL register 86 working register 158 working register pair 158 WTDU register 86

#### X

X 158 XOR 163 XORX 163

#### Ζ

Z8 Encore! block diagram 2 features 1 part selection guide 2