

# SPICE Device Model Si7136DP

### **Vishay Siliconix**

### N-Channel 20-V (D-S) MOSFET

#### **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- · Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### **DESCRIPTION**

The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}$ C temperature ranges under the pulsed 0-V to 10-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\rm gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

#### SUBCIRCUIT MODEL SCHEMATIC



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

### **SPICE Device Model Si7136DP**

## **Vishay Siliconix**



| SPECIFICATIONS (T <sub>J</sub> = 25°C UN      | NLESS OTHERWI       | SE NOTED)                                                |                   |                  |      |
|-----------------------------------------------|---------------------|----------------------------------------------------------|-------------------|------------------|------|
| Parameter                                     | Symbol              | Test Condition                                           | Simulated<br>Data | Measured<br>Data | Unit |
| Static                                        | -                   |                                                          |                   | -                |      |
| Gate Threshold Voltage                        | $V_{GS(th)}$        | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                     | 1.8               |                  | V    |
| On-State Drain Current <sup>a</sup>           | I <sub>D(on)</sub>  | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$          | 1671              |                  | Α    |
| Drain-Source On-State Resistance <sup>a</sup> | r <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A            | 0.0026            | 0.0026           | Ω    |
|                                               |                     | $V_{GS}$ = 4.5 V, $I_{D}$ = 17 A                         | 0.0036            | 0.0036           |      |
| Forward Transconductance <sup>a</sup>         | g <sub>fs</sub>     | $V_{DS}$ = 15 V, $I_{D}$ = 20 A                          | 23                | 92               | S    |
| Diode Forward Voltage <sup>a</sup>            | $V_{SD}$            | I <sub>S</sub> = 2.7 A                                   | 0.76              | 0.72             | V    |
| Dynamic <sup>b</sup>                          | -                   |                                                          | -                 |                  |      |
| Input Capacitance                             | C <sub>iss</sub>    | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1 MHz | 3355              | 3380             | pF   |
| Output Capacitance                            | C <sub>oss</sub>    |                                                          | 807               | 797              |      |
| Reverse Transfer Capacitance                  | $C_{rss}$           |                                                          | 282               | 335              |      |
| Total Gate Charge                             | Qg                  | $V_{DS}$ = 10 V, $V_{GS}$ = 10 V, $I_{D}$ = 10 A         | 50                | 51.5             | nC   |
|                                               |                     | $V_{DS}$ = 10 V, $V_{GS}$ = 4.5 V, $I_{D}$ = 10 A        | 24.5              | 24.5             |      |
| Gate-Source Charge                            | Q <sub>gs</sub>     |                                                          | 10.3              | 10.3             |      |
| Gate-Drain Charge                             | $Q_{gd}$            |                                                          | 6.5               | 6.5              |      |

#### Notes

a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.



### SPICE Device Model Si7136DP Vishay Siliconix

### COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)













Note: Dots and squares represent measured data