• Manages Hot-Swap of 15 V and Above

from Texas Instruments

• Precision Fault Threshold

**Unitrode Products** 

- Programmable Average Power Limiting
- Programmable Linear Current Control
- Programmable Overcurrent Limit
- Programmable Fault Time
- Internal Charge Pump to Control External NMOS Device
- Fault Output and Catastrophic Fault Indication
- Fault Mode Programmable to Latch or Retry
- Shutdown Control
- Undervoltage Lockout

#### description

D, J, AND N PACKAGE (TOP VIEW) LATCH PLIM 16 SENSE VREF/CATFLT 2 15 OUTPUT 3 MAXI 14 VOUT 4 13 VDD C2N 5 SHTDWN 12 FLTOUT C2P 6 11 C1N 7 10 СТ C1P 8 9 VSS

SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

The UCCx917 family of positive-floating hot-swap managers provides complete power management, hot-swap, and fault handling capability. The voltage limitation of the application is only restricted by the external component voltage limitations. The IC provides its own supply voltage via a charge pump referenced to VOUT. The onboard 10-V shunt regulator protects the IC from excess voltage. The IC also has catastrophic fault indication to alert the user that the ability to shut off the output NMOS has been bypassed. All control and housekeeping functions are integrated and externally programmable. These include the fault current level, maximum output sourcing current, maximum fault time, soft-start time, and average NMOS power limiting.

#### block diagram





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright  $\ensuremath{\textcircled{}}$  2000, Texas Instruments Incorporated

SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

#### description (continued)

The fault level across the current-sense amplifier is fixed at 50 mV to minimize total drop out. Once 50 mV is exceeded across the current-sense resistor, the fault timer starts. The maximum allowable sourcing current is programmed with a voltage divider from the VREF/CATFLT pin to generate a fixed voltage on the MAXI pin. The current level at which the output appears as a current source is equal to  $V_{MAXI}$  divided by the current-sense resistor. If desired, a controlled current startup can be programmed with a capacitor on MAXI.

When the output current is below the fault level, the output device is switched on with full gate drive. When the output current exceeds the fault level, but is less than maximum allowable sourcing level programmed by MAXI, the output remains switched on, and the fault timer starts charging the timing capacitor  $C_T$ . Once  $C_T$  charges to 2.5 V, the output device is turned off and attempts either a retry sometime later or waits for the state on the LATCH pin to change if in latch mode. When the output current reaches the maximum sourcing current level, the output device appears as a current source.

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply current                        | 20 mA          |
|---------------------------------------|----------------|
| SHTDWN current                        |                |
| LATCH current                         | Α –500 μΑ      |
| VREF current                          | Α –500 μΑ      |
| PLIM current                          | 10 mA          |
| MAXI input voltage                    |                |
| Junction temperature, T <sub>J</sub>  |                |
| Storage temperature, T <sub>stg</sub> | –65°C to 150°C |
| Lead temperature (Soldering, 10 sec.) | 300°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>‡</sup> Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the Interface Products Data Book (TI Literature Number SLUD002) for thermal limitations and considerations of package.

#### **ORDERING INFORMATION**

| <b>T</b> .    | PACKAGED DEVICES |          |          |  |
|---------------|------------------|----------|----------|--|
| Тј            | DIP (J)          | DIP (N)  | SOIC (D) |  |
| -40°C to 85°C | UCC2917J         | UCC2917N | UCC2917D |  |
| 0°C to 70°C   | UCC3917J         | UCC3917N | UCC3917D |  |

# electrical characteristics, $T_A = 0^{\circ}C$ to 70°C for the UCC3917, -40°C to 85°C for the UCC2917, $C_T = 4.7$ nF, $T_A = T_J$ , all voltages are with respect to VOUT, current is positive into and negative out of the specified terminal, (unless otherwise noted)

| PARAMETER              |            | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|------------------------|------------|-----------------|-----|-----|-----|-------|
| VDD Section            |            |                 |     |     |     |       |
| IDD, supply current    | From VOUT, | See Note 1      | 4.0 | 5   | 11  | mA    |
| UVLO turn on threshold |            |                 | 7.9 | 8.8 | 9.7 | V     |
| UVLO off voltage       |            |                 | 5.5 | 6.5 | 7.5 | V     |
| VSS regulator voltage  |            |                 | -6  | -5  | -4  | V     |

NOTE 1: Set by user with RSS.



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

electrical characteristics,  $T_A = 0^{\circ}C$  to 70°C for the UCC3917, -40°C to 85°C for the UCC2917,  $C_T = 4.7 \text{ nF}$ ,  $T_A = T_J$ , all voltages are with respect to VOUT, current is positive into and negative out of the specified terminal, (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                        | MIN    | TYP  | MAX  | UNITS |
|----------------------------------|--------------------------------------------------------|--------|------|------|-------|
| Fault Timing Section             | ·                                                      |        |      |      |       |
| <b>2</b>                         | $T_A = 25^{\circ}C$                                    | 47.5   | 50   | 53   | mV    |
| Overcurrent threshold            | Over operating temperature                             | 46     | 50   | 54   | mV    |
| Overcurrent input bias           |                                                        |        | 50   | 500  | nA    |
| CT charge current                | V <sub>CT</sub> = 1 V                                  | -78    | -50  | -28  | μΑ    |
| CT catastrophic fault threshold  |                                                        | 3.4    |      | 4.5  | V     |
| Fault Timing Section (continued) |                                                        |        |      |      |       |
| CT fault threshold               |                                                        | 2.25   | 2.5  | 2.75 | V     |
| CT reset threshold               |                                                        | 0.32   | 0.5  | 0.62 | V     |
| Output duty cycle                | Fault condition                                        | 1.7%   | 2.7% | 3.7% |       |
| Output Section                   |                                                        |        |      |      |       |
|                                  | I <sub>OUT</sub> = 0                                   | 6      | 8    | 10   | V     |
| Output high voltage              | I <sub>OUT</sub> = -100 μA                             | 5      | 7    | 9    | V     |
|                                  | I <sub>OUT</sub> = 500 μA                              |        | 0.03 | 0.50 | V     |
| Output low voltage               | I <sub>OUT</sub> = 1 mA                                |        | 0.6  | 0.9  | V     |
| Linear Current Section           |                                                        |        |      |      |       |
|                                  | MAXI = 100 mV                                          | 85     | 100  | 115  | mV    |
| Sense control voltage            | MAXI = 400 mV                                          | 370    | 400  | 430  | mV    |
| Input bias                       | MAXI = 200 mV                                          |        | 50   | 500  | nA    |
| SHUTDOWN Section                 |                                                        |        |      |      |       |
| Shutdown threshold               |                                                        | 2.0    | 2.4  | 2.8  | V     |
| Input current                    | SHTDWN = 0 V                                           | 24     | 40   | 60   | μA    |
| Shutdown delay                   |                                                        |        | 100  | 500  | ns    |
| LATCH Section                    |                                                        |        |      |      |       |
| Latch threshold                  |                                                        | 1.7    | 2    | 2.3  | V     |
| Input current                    | LATCH = 0 V                                            | 24     | 40   | 60   | μA    |
| FLTOUT Section                   |                                                        |        |      |      |       |
| Fault output high                | V <sub>CT</sub> = 0 V, I <sub>SOURCE</sub> = 0 μA      | 6      | 8    | 10   | V     |
| Fault output low                 | V <sub>CT</sub> = 5 V, I <sub>SINK</sub> = 200 μA      |        | 0.01 | 0.05 | V     |
| Power Limiting Section           |                                                        |        |      |      |       |
| VSENSE regulator voltage         | I <sub>PLIMIT</sub> = 64 μA                            | 4.5    | 5    | 5.5  | V     |
| Duty cycle control               | I <sub>PLIMIT</sub> = 64 μA                            | 0.6%   | 1.2% | 1.7% |       |
|                                  | IPLIMIT = 1 mA                                         | 0.045% | 0.1% | 0.2% |       |
| VREF/CATFLT Section              | · · · ·                                                |        |      |      |       |
| VREF regulator voltage           |                                                        | 4.5    | 5    | 5.5  | V     |
| Fault output low                 | IVREF/CATFLT = 5 mA                                    |        | 0.22 | 0.50 | V     |
| Output sink current              | V <sub>CT</sub> = 5 V, V <sub>VREF</sub> /CATFLT = 5 V | 15     | 40   | 70   | mA    |
| Overload comparator threshold    | Relative to MAXI                                       | 110    | 200  | 290  | mV    |



SLUS203B – FEBRUARY 2000 – REVISED AUGUST 2000

#### pin assignments

C1N: Negative side of the upper charge-pump capacitor.

**C1P:** Positive side of the upper charge-pump capacitor.

C2N: Negative side of the lower charge-pump capacitor.

C2P: Positive side of lower charge-pump capacitor.

**CT:** A capacitor is connected to this pin to set the fault time. The fault time must be more than the time to charge the external load capacitance (see application information).

**FLTOUT:** This pin provides fault output indication. Interface to this pin is usually performed through level-shift transistors. Under a non-fault condition, **FLTOUT** is pulled to a high state. When a fault is detected by the fault timer or the undervoltage lockout, this pin is driven to a low state, indicating the output NMOS is in the off state.

**LATCH:** Pulling this pin low causes a fault to latch until this pin is brought high or a power-on reset is attempted. However, pulling this pin high before the reset time is reached does not clear the fault until the reset time is reached. Keeping LATCH high results in normal operation of the fault timer. Users should note there will be an RC delay dependent upon the external capacitor at this pin.

**MAXI:** This pin programs the maximum-allowable sourcing current. Since VREF/CATFLT is a regulated voltage, a voltage divider can be derived to generate the program level for MAXI. The current level at which the output appears as a current source is equal to the voltage on MAXI divided by the current-sense resistor. If desired, a controlled current start-up can be programmed with a capacitor on MAXI (to VOUT), and a programmed start delay can be achieved by driving the shutdown with an open collector/drain device into an RC network.

OUTPUT: Gate drive to the NMOS pass element.

**PLIM:** This feature ensures that the average external NMOS power dissipation is controlled. A resistor is connected from this pin to the drain of the external NMOS pass element. When the voltage across the NMOS exceeds 5 V, current flows into PLIM, which adds to the fault timer charge current, reducing the duty cycle from the 3% level.

**SENSE:** Input voltage from the current-sense resistor. When there is greater than 50 mV across this pin with respect to VOUT, a fault is sensed, and  $C_T$  starts to charge.

**SHTDWN:** This pin provides shutdown control. Interface to this pin is usually performed through level-shift transistors. When shutdown is driven low, the output disables the NMOS pass device.

**VDD:** Power to the IC is supplied by an external current-limiting resistor on initial power up or if the load is shorted. As the load voltages rises (VOUT), a small amount of power is drawn from VOUT by an internal charge pump. The charge pump's input voltage is regulated by an on-chip 5-V zener. Power to VDD is supplied by the charge pump under normal operation (i.e., external FET is on).

VOUT: Ground reference for the IC.

**VREF/CATFLT:** This pin primarily provides an output reference for the programming of MAXI. Secondarily, it provides catastrophic fault indication. In a catastrophic fault, when the IC unsuccessfully attempts to shutdown the NMOS pass device, this pin pulls to a low state when C<sub>T</sub> charges above the catastrophic fault threshold. A possible application for this pin is to trigger the shutdown of an auxiliary FET in series with the main FET for redundancy.

VSS: Negative reference out of the chip. This pin is normally current fed via a resistor to load ground.



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

#### **APPLICATION INFORMATION**

#### fault timing

Figure 1 shows the detailed circuitry for the fault timing function of the UCC3917. For simplicity, first consider a typical fault mode where the overload comparator and the current source I3 do not come into play. A typical fault occurs once the voltage across the current-sense resistor,  $R_S$ , exceeds 50 mV. This causes the overcurrent comparator to trip and the timing capacitor to charge with current source I1 plus the current from the power limiting amplifier, or PLIM amplifier. The PLIM amplifier is designed to only source current into the CT pin once the voltage across the output FET exceeds 5 V. The current  $I_{PL}$  is related to the voltage across the FET with the following expression:



Figure 1. Fault Timing Circuitry for the UCC3917, Including Power Limit and Overload

Note that under normal fault conditions where the output current is just above the fault level, VOUT  $\cong$  V<sub>IN</sub>, I<sub>PL</sub> = 0, and the C<sub>T</sub> charging current is just I1.

During a fault,  $C_T$  charges at a rate determined by the internal charging current and the external timing capacitor,  $C_T$ . Once  $C_T$  charges to 2.5 V, the fault comparator switches and sets the fault latch. Setting the fault latch causes both the output to switch off and the charging switch to open.  $C_T$  must now discharge with current source I2 until 0.5 V is reached. Once the voltage at  $C_T$  reaches 0.5 V, the fault latch resets (assuming LATCH is high, otherwise the fault latch does not reset until the LATCH pin is brought high or a power-on reset occurs). This re-enables the output and allows the fault circuitry to regain control of the charging switch. If a fault is still present, the overcurrent comparator closes the charging switch causing the cycle to repeat. Under a constant fault the duty cycle is given by:

Duty Cycle = 
$$\frac{I2}{I_{PL} + I1} \cong \frac{1.5 \,\mu\text{A}}{I_{PL} + 50 \,\mu\text{A}}$$

where  $I_{PL}$  is 0  $\mu$ A under normal operations (see Figure 2).



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

## **APPLICATION INFORMATION**

#### fault timing (continued)

However, under large transients, average power dissipation can be limited using the PLIM pin. A proof follows, average dissipation in the pass element is given by:



UDG-99147

Figure 2. Nominal Timing Diagram

SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

#### **APPLICATION INFORMATION**

#### fault timing (continued)

t0: Safe condition - output current is nominal, output voltage is at the positive rail, VIN.

t1: Fault control reached - output current rises above the programmed fault value, C<sub>T</sub> begins to charge with  $\cong$  50 µA.

**t2:** Maximum current reached - output current reaches the programmed maximum level and becomes a constant current with value I<sub>MAX</sub>.

**t3:** Fault occurs - C<sub>T</sub> has charged to 2.5 V, fault output goes low, the FET turns off allowing no output current to flow, VOUT discharges to ground.

t4: Retry - C<sub>T</sub> has discharged to 0.5 V, but fault current is still exceeded, C<sub>T</sub> begins charging again, FET is on, VOUT rises to  $V_{IN}$ .

t5 = t3: Illustrates 3% duty cycle.

#### t6 = t4:

**t7:** Output short circuit - if VOUT is short circuited to ground,  $C_T$  charges at a higher rate depending upon the values for  $V_{IN}$  and  $R_{PL}$ .

t8: Fault occurs - output is still short circuited, but the occurrence of a fault turns the FET off so no current is conducted.

t9: Output short circuit released, still in fault mode.

t10 = t0: Fault released, safe condition - return to normal operation of the circuit breaker.

Note that  $t6 - t5 \cong 36 \times (t5 - t4)$ .

and where  $I_{PL} >> 50 \mu A$ , the duty cycle can be approximated as:

$$\frac{1.5~\mu A \times R_{PL}}{V_{IN} - VOUT}$$

Therefore the average power dissipation in the MOSFET can be approximated by:

$$\mathsf{P}_{\mathsf{FET}(\mathsf{avg})} = \left(\mathsf{V}_{\mathsf{IN}} - \mathsf{VOUT}\right) \times \mathsf{I}_{\mathsf{MAX}} \times \frac{1.5 \ \mu\mathsf{A} \times \mathsf{R}_{\mathsf{PL}}}{\mathsf{V}_{\mathsf{IN}} - \mathsf{VOUT}} = \mathsf{I}_{\mathsf{MAX}} \times 1.5 \ \mu\mathsf{A} \times \mathsf{R}_{\mathsf{PL}}$$

Notice that since ( $V_{IN} - VOUT$ ) cancels, average power dissipation is limited in the NMOS pass element (see Figure 3). Also, a value for  $R_{PL}$  can be roughly determined from this approximation.

$$R_{PL} = \frac{P_{FET(avg)}}{I_{MAX} \times 1.5 \,\mu A}$$



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

#### **APPLICATION INFORMATION**

## fault timing (continued)



#### overload comparator

The overload comparator provides protection against a shorted load during normal operation when the external N-channel FET is fully enhanced. Once the FET is fully enhanced the linear current amplifier essentially saturates and the system is in effect operating open loop. Once the FET is fully enhanced the linear current amplifier requires a finite amount of time to respond to a shorted output possibly destroying the external FET. The overload comparator is provided to quickly shutdown the external MOSFET in the case of a shorted output (if the FET is fully enhanced). During an output short, C<sub>T</sub> is charged by I3 at  $\approx$  1 mA. The current threshold for the overload comparator is a function of I<sub>MAX</sub> and a fixed offset and is defined as:

 $I_{OVERLOAD} = I_{MAX} + 200 \text{ mV/R}_{S}$ 

Once the overcurrent comparator trips, the UCC3917 enters a programmed fault mode (hiccup or latched). It should be noted that on subsequent retries during hiccup mode or if a short should occur when the UCC3917 is actively limiting the current, the output current will not exceed  $I_{MAX}$ . In the event that the external FET does not respond during a fault the UCC3917 will set the VREF/CATFLT pin low to indicate a catastrophic failure.



#### **APPLICATION INFORMATION**

#### selecting the minimum timing capacitance

To ensure that the IC starts up correctly the designer must ensure that the fault time programmed by  $C_T$  exceeds the startup time of the load. The startup time ( $t_{START}$ ) is a function of several components; load resistance and load capacitance, soft-start components R1, R2 and  $C_{SS}$ , the power limit current contribution determined by  $R_{PL}$ , and  $C_{IN}$ .

For a parallel capacitor-constant current load:

$$t_{\text{START}} = \frac{C_{\text{LOAD}} \times \text{VIN}}{I_{\text{MAX}} - I_{\text{LOAD}}}$$
(1)

For a parallel R-C load:

$$t_{\text{START}} = R_{\text{LOAD}} \times C_{\text{LOAD}} \times \ell n \left[ 1 - \frac{V_{\text{IN}}}{I_{\text{MAX}} \times R_{\text{LOAD}}} \right]$$
(2)

If the power limit function is not be used then  $C_{T(min)}$  can be easily found:

$$C_{T(min)} = \frac{I_{CH} \times I_{START}}{dV_{CT}}$$
(3)

where  $dV_{CT}$  is the hysteresis on the fault detection circuitry. During operation in the latched fault mode configuration  $dV_{CT} = 2.5$  V. When the UCC3917 is configured for the hiccup or retry mode of fault operation  $dV_{CT} = 2.0$  V.

If the power limit function is used, the C<sub>T</sub> charging current becomes a function of  $I_{CH} + I_{PL}$ .  $C_{T(min)}$  is found by integrating equation 4 with respect to  $V_{CT}$ .

$$C_{T(min)} \cong \left[ I_{CH} + \frac{VIN - I_{MAX} \times R_{LOAD} \times \left[ 1 - e^{\overline{R_{LOAD} \times C_{LOAD}}} \right]}{R_{PL}} \right] \times \frac{dt}{dV_{CT}}$$
(4)

The minimum timing capacitance is found to be:

$$C_{T(min)} = \frac{1}{R_{PL} \times dV_{CT}} \times \left[ \left( I_{CH} \times R_{PL} + V_{IN} - I_{MAX} \times R_{LOAD} \right) \times t_{START} + V_{IN} \times R_{LOAD} \times C_{LOAD} \right]$$
(5)



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

## **APPLICATION INFORMATION**

#### selecting other external components

Other external components are necessary for correct operation of the IC. Referring to Figure 11, resistors R<sub>SENSE</sub>, R<sub>SS</sub>, R<sub>DD</sub>, R17, R18, and R19 and the following equations apply:

$$R_{SENSE} = \frac{50 \text{ mV}}{I_{FAULT}}$$
$$R_{SS} = \frac{V_{IN} - 5 \text{ V}}{I_{DD}}$$
$$R_{DD} = \frac{V_{IN} - 10}{I_{DD}}$$

 $(R17 + R18 + R19) > 20 k\Omega$  (Current limit out of VREF)

Lastly, use 0.1  $\mu$ F for the external charge pump capacitors.

#### soft start

The soft-start circuits in Figure 4a and 4b gradually ramp up the load current on power-up, retry, or if the SHTDWN pin is pulled high. Control circuitry (not shown) turns on Q1 to discharge C1 when FLTOUT or SHTDWN are low (i.e., external power MOSFET is off) so the load current always ramps from zero. The circuit in Figure 4a uses an inexpensive bipolar transistor for Q1 so the component cost is lower than the circuit in Figure 4b.



Figure 4. Soft-start Circuits

Soft start minimizes the voltage disturbance on the power bus when a circuit card is inserted into a live back plane. This disturbance could reset a system, which is not desirable when high availability is required. A server is an example of a high availability system.



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

## **APPLICATION INFORMATION**

#### soft start (continued)

Soft start is initiated with the SHTDWN pin in Figure 5. The anode of D2 is grounded when the card is in the back plane. R2 limits the SHTDWN pin current to between 60  $\mu$ A and 500  $\mu$ A (i.e., 60  $\mu$ A < 0.65 V / R2 < 500  $\mu$ A).



Figure 5. Soft Starting with SHTDWN

#### I/O interface

The UCC3917's SHTDWN and LATCH inputs and FLTOUT output are referenced to VOUT. Level-shifting circuits are needed if the UCC3917 communicates with logic that is referenced to load/system ground.

## interfacing to LATCH and SHTDWN

Two level shift circuits for LATCH and SHTDWN are shown in Figure 6. The optocoupler (Figure 6a) is simple, but the constant-current sink (Figure 6b) is low cost.







UDG-00019

SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

## **APPLICATION INFORMATION**

#### example #1:

A TTL signal controls the LATCH input of the UCC3917 using the circuit in Figure 6b. Determine the component values if the maximum load voltage is 60 V.

#### solution:

The assumptions for this analysis are:

 $V_{BE} \approx 0.65$  V,  $V_{CE(sat)} \approx 0.1$  V, and R1 // R2 << hfe × R3.

Voltage measurements are with respect to load ground.

**Select Q1.** The LATCH input is internally pulled up to the charge pump voltage, which is 10 V above the load voltage. Q1 is therefore subjected to 70 V in a 60 V system. A FMMTA06 transistor, with a  $V_{CEO(max)}$  of 80 V, is suitable for Q1 in this application.

#### determine R1-R3.

The interface circuit responds to a TTL input as follows:

Logic "0" input: 0 V < V<sub>IL</sub> < 0.8 V  $\Rightarrow$  0  $\mu$ A < I<sub>C</sub> < 60  $\mu$ A and V<sub>C</sub> > 1.7 V

Logic "1" input: 2 V < V\_{IH} < 5 V  $\Rightarrow$  60  $\mu A$  < I\_C < 500  $\mu A$  and V\_C < 1.7 V

This response establishes the relationship between R1, R2, and R3.

If 
$$V_{IN} = V_{IL(max)} = 0.8$$
 V then:

(a) Q1 is off  $\Rightarrow$  V<sub>B</sub>  $\approx$  V<sub>IL(max)</sub>  $\times$  R2 / (R1+R2) < V<sub>BE</sub>  $\Rightarrow$  R1 / R2 > 0.23

If  $V_{IN} = V_{IH(max)} = 5$  V, then:

(a)  $I_C = (1.7 \text{ V} - \text{V}_{CE(sat)}) / \text{R3} < 500 \text{ }\mu\text{A} \Rightarrow \text{R3} > 3.2 \text{ }k\Omega\text{, and}$ 

(b)  $V_C = (V_{CE(sat)} + V_E) < 1.7 V \Rightarrow V_E < 1.6 V$ , and

(c)  $V_E = (V_B - V_{BE}) < 1.6 V \Rightarrow V_B < 2.25 V$ , and

(d)  $V_B \approx V_{IH (max)} \times R2 / (R1+R2) < 2.25 V \Rightarrow R1 / R2 > 1.222$ 

If  $V_{IN} = V_{IH(min)} = 2 V$ , then:

(a)  $V_B = V_{IH(min)} \times R2 / (R1+R2) \Rightarrow V_B = 2 V / (1+R1 / R2)$ 

(b)  $I_{C} = (V_{B} - V_{BE}) / R3 > 60 \ \mu A \Rightarrow R3 < (V_{B} - V_{BE}) / 60 \ \mu A$ 

In summary, R1, R2, and R3 obey the inequalities:

R1 / R2 > 1.222, and

3.2 k $\Omega$  < R3 < (V\_B - 0.65) / 60  $\mu$ A, where V\_B = 2 V / (1+R1 / R2)

If R1 / R2 = 1.3, then 3.2 k $\Omega$  < R3 < 3.66 k $\Omega$ . R1 = 4.64 k $\Omega$  for the case where R2 = R3 = 3 k $\Omega$ .

The same design can be used to control the UCC3917's SHTDWN input.



SLUS203B – FEBRUARY 2000 – REVISED AUGUST 2000

#### **APPLICATION INFORMATION**

#### interfacing to FLTOUT

The level shift circuit in Figure 7 is a way to interface to FLTOUT. The operation of this circuit and the SHTDWN / LATCH level shift circuit in Figure 6b are similar.



UDG-00022

Figure 7. Interfacing to FLTOUT

#### example:

Problem: Design a TTL compatible output level shifter for FLTOUT. The maximum system voltage is 60 V.

Solution: Use the level shift circuit in Figure 7.

The FLTOUT output can swing to the charge pump voltage, which is 10 V above the load voltage. In a 60 V application, the collector-emitter of Q1 can be as high as -70 V. A FMMT593 transistor, with a V<sub>CEO(max)</sub> rating of -100 V, is a suitable choice for Q1.

1. Output saturation voltage constraint.

 $V_{C(on)} = V_{E} + V_{CE(sat)} > 2.4 V$  (i.e. TTL output high)

If  $V_{C(on)} = 2.6$  V, then  $V_{E} = (2.6 \text{ V} + (-0.1 \text{ V})) = 2.5 \text{ V}.$ 

2. Source current constraint.

 $I_{C} = 100 \ \mu A$ 

3. Calculate the value of R3.

$$R3 = \frac{\left(6 \vee - \vee_{E}\right)}{I_{E}} \approx \frac{\left(6 \vee - \vee_{E}\right)}{I_{C}}$$
$$R3 = \frac{\left(6 \vee - 2.5 \vee\right)}{100 \ \mu A} = 35 \ k$$

4. Calculate the base voltage.

 $V_B = V_E + V_{BE}$ 

5. The voltage divider formula for R1 and R2 is:

$$\frac{R2}{(R1 + R2)} \times 6 V \cong \left(6 V - V_{B}\right) \text{ or } \frac{R1}{R2} = \left(\frac{6 V}{V_{B} - 1}\right)$$



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

#### **APPLICATION INFORMATION**

#### example: (continued)

This equation assumes negligible loading by Q1. That is:

$$\frac{R1}{R2} < < hfe \times R3$$

If hfe = 100, then:

$$\frac{R1}{R2}=\left(\frac{6}{1.85-1}\right)$$
 = 2.24 and  $\frac{R1}{R2}<<$  (100  $\times$  35 K) = 3.5 M

- If R2 = R3 = 34.8 k $\Omega$ , then R1 = 15.4 k $\Omega$
- 6. The output voltage is set by R4.

$$I_{C} \times R4 > 2.4 \text{ V}$$
 
$$R4 > \frac{2.4 \text{ V}}{100 \ \mu\text{A}} = 24 \text{ k}\Omega. \text{ Choose } R4 = 49.9 \text{ k}\Omega$$

#### preloading the output

R<sub>DD</sub> provides a sneak path for 3mA–11mA of current (e.g., @ 0 V output) to trickle into the load when the power FET is off (see Figure 8).



UDG-00021

Figure 8. Simplified Schematic Illustrating I<sub>DD</sub> Sneak Path

This current causes an unacceptably high output voltage at shutdown if the output is not adequately loaded. In this case, it is necessary to preload the HSPM output to keep the shutdown voltage level acceptable. The preload also insures reliable start-up of the UCC3917 by holding the output voltage low when power is first applied to the HSPM.

A resistor is usually an unacceptable preload because it creates a power dissipation problem when the FET turns on. For example, a 90.9- $\Omega$  preload (used to limit the shutdown voltage of a 48-V HSPM to less than 1 V) adds 25-W of power dissipation to the system. In a 100-V system, this dissipation increases to 110 W. The power dissipation overhead increases with the system voltage squared for a resistive preload.



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000

#### **APPLICATION INFORMATION**

#### preloading the output (continued)

The active load in Figure 9 limits the shutdown voltage without creating a power dissipation problem.



UDG-00024

#### **Figure 9. Active Preload**

This load is a constant-current sink (i.e., Q3 is off) when the power FET is off. The shutdown voltage is less than 0.85 V if the sink current, set by R1, is greater than 11 mA:

$$I_{SINK(FEToff)} \approx \frac{V_{BE}}{R1} > 11 \text{ mA}$$

The power dissipation of Q1 is kept to a minimum when the power FET turns on by tapering the sink current as the load voltage rises:

$$I_{SINK(FETon)} \approx \frac{V_{BE}}{R1} - V_{O} \times \frac{R2}{(R1 \times R3)}$$

For R1 << R2 << R3

Control circuitry turns on Q3 to activate current tapering. Tapering the current causes the power dissipation of Q1 to peak when the load voltage is:

$$V_{O} = \frac{V_{BE}}{2} \times \frac{R3}{R2}$$

The power dissipated by Q1 at this voltage is:

$$\mathsf{P}_{\mathsf{D}(\mathsf{max})\mathsf{Q1}} = \left(\frac{\mathsf{V}_{\mathsf{BE}}}{2}\right)^2 \times \frac{\mathsf{R3}}{(\mathsf{R1} \times \mathsf{R2})}$$

In the case of a brownout or if the input voltage rises slowly (e.g., adjustable lab power supply), it is possible for Q1 to dwell in the maximum power dissipation region for a significant time. Limiting the power dissipation of Q1 below its maximum rating insures reliable operation in this case.



SLUS203B – FEBRUARY 2000 – REVISED AUGUST 2000

#### **APPLICATION INFORMATION**

#### example:

**Problem:** Design a 14-mA active preload for a 60-V HSPM.

Solution: Set the sink current:

$$R1 = \frac{V_{BE}}{I_{SINK(FEToff)}} = \frac{0.65 \text{ V}}{14 \text{ mA}} = 46.4 \Omega$$

Use a BC846B transistor for Q1. This device has a collector breakdown voltage of 65 V and power dissipation rating of 225 mW.

Select R2 & R3 to limit the power dissipation of Q1 to less than 225 mW, say 150 mW:

$$\frac{R3}{R2} = \left(\frac{2}{V_{BE}}\right)^2 \times R1 \times P_{D(max)Q1}$$
$$\frac{R3}{R2} = \left(\frac{2}{0.65 \text{ V}}\right)^2 \times 46.4 \Omega \times 0.15 \text{ W}$$
$$\frac{R3}{R2} = 65.9$$

If R2 = 3.01 k $\Omega$ , then R3 = 198 k $\Omega$ .

The power dissipation of Q1 is shown in Figure 10.





## APPLICATION INFORMATION

#### protecting the 5-V regulator

The UCC3917's 5-V regulator can overvoltage if VOUT is loaded with less than 11 mA (min) on power up. The overvoltage mechanism is best understood by recognizing that the 5-V Zener diode in the UCC3917 block diagram, is actually a feedback shunt regulator. This regulator turns on when the voltage across the UCC3917's 10-V Zener diode is greater than the UVLO threshold. If VOUT is unloaded and power is applied to the UCC3917, the UVLO threshold cannot be reached and the 5-V regulator impedance is infinite.

Consequently, the entire input voltage appears across the shunt regulator causing it to break down. Clamping its voltage with Zener diode to 5.6 V can protect the regulator. *The Zener diode is unnecessary if the current drawn from VOUT is greater than 11 mA when power is initially applied to the UCC3917*.

#### evaluation circuit example

A 28 V to 60 V @ 1-A HSPM evaluation circuit is shown in Figure 11. Level translation circuitry allows communications with logic referenced to load ground. This circuit is available as a DV3917 Evaluation Board. Contact your local Texas Instruments sales representative for more information.

#### safety recommendations

Although the UCC3917 is designed to provide system protection for all fault conditions, all integrated circuits can ultimately fail short. For this reason, if the UCC3917 is intended for use in safety critical applications where UL or some other safety rating is required, a redundant safety device such as a fuse should be placed in series with the power device. The UCC3917 prevents the fuse from blowing for virtually all fault conditions, increasing system reliability and reducing maintenance cost, in addition to providing the hot-swap benefits of the device.



SLUS203B - FEBRUARY 2000 - REVISED AUGUST 2000



**APPLICATION INFORMATION** 

UDG-00025





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated