SLLS008D - JUNE 1986 - REVISED MAY 1995

- Meets or Exceeds ANSI Standard EIA/TIA-422-B and EIA/TIA-423-A and ITU Recommendations V.10 and V.11
- Designed for Multipoint Bus Transmission on Long Bus Lines in Noisy Environments
- 3-State Outputs
- Common-Mode Input Voltage Range -7 V to 7 V
- Input Sensitivity . . . ±200 mV
- Input Hysteresis . . . 120 mV Typ
- High Input Impedance . . . 12 k $\Omega$  Min
- Operates from Single 5-V Supply
- Low Supply Current Requirement 35 mA Max
- Improved Speed and Power Version of the AM26LS32A

#### description

The SN75ALS193 is a monolithic quadruple line receiver with 3-state outputs designed using advanced low-power Schottky technology. This technology provides combined improvements in bar design, tooling production, and wafer fabrication. This, in turn, provides significantly lower power requirements and permits much higher data throughput than other designs. This device meets the specifications of ANSI Standards EIA/TIA-422-B and EIA/TIA-423-A and ITU Recommendations V.10 and V.11. It features 3-state outputs that permit direct connection to a bus-organized system with a fail-safe design that ensures the outputs will always be high if the inputs are open.

The device is optimized for balanced multipoint bus transmission at rates up to 20 megabits per second. The input features high input impedance, input hysteresis for increased noise immunity, and an input sensitivity of  $\pm$  200 mV over a common-mode input voltage range of -7 to 7 V. It also features active-high and active-low enable functions that are common to the four channels. The SN75ALS193 is designed for optimum performance when used with the 'ALS192 quadruple differential line driver.

The SN75ALS193 is characterized for operation from 0°C to 70°C.

| FUNCTION TABLE<br>(each receiver)                       |     |      |        |  |  |  |  |
|---------------------------------------------------------|-----|------|--------|--|--|--|--|
| DIFFERENTIAL INPUTS                                     | ENA | BLES | OUTPUT |  |  |  |  |
| A – B                                                   | G   | G    | Y      |  |  |  |  |
| $V_{ID} \ge 0.2 V$                                      | H   | X    | H      |  |  |  |  |
|                                                         | X   | L    | H      |  |  |  |  |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | H   | X    | ?      |  |  |  |  |
|                                                         | X   | L    | ?      |  |  |  |  |
| $V_{ID} \leq -0.2 V$                                    | H   | X    | L      |  |  |  |  |
|                                                         | X   | L    | L      |  |  |  |  |
| Х                                                       | L   | Н    | Z      |  |  |  |  |
| Open                                                    | H   | X    | H      |  |  |  |  |
|                                                         | X   | L    | H      |  |  |  |  |

H = high level, L = low level, X = irrelevant, ? = indeterminate,

Z = high impedance (off)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

1

| SN75ALS193 D, J OR N PACKAGE<br>(TOP VIEW)            |                                      |                                             |                                                                                     |  |  |  |  |
|-------------------------------------------------------|--------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------|--|--|--|--|
| 1B [<br>1A [<br>1Y [<br>2Y [<br>2A [<br>2B [<br>GND [ | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 16<br>15<br>14<br>13<br>12<br>11<br>10<br>9 | ] V <sub>CC</sub><br>] 4B<br>] 4A<br>] 4Y<br>] <del>G</del><br>] 3Y<br>] 3A<br>] 3B |  |  |  |  |

SLLS008D – JUNE 1986 – REVISED MAY 1995

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### schematics of inputs and outputs



logic diagram (positive logic)





SLLS008D - JUNE 1986 - REVISED MAY 1995

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)<br>Input voltage, V <sub>I</sub> (A or B) | ±15 V                        |
|----------------------------------------------------------------------------------------|------------------------------|
| Differential input voltage, VID (see Note 2)                                           | ±15 V                        |
| Enable input voltage, V <sub>1</sub>                                                   |                              |
| Low-level output current, I <sub>OL</sub>                                              | 50 mA                        |
| Continuous total dissipation                                                           | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                                   | 0°C to 70°C                  |
| Storage temperature range, T <sub>stg</sub>                                            | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds                           |                              |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditons is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential input voltage, are with respect to network ground terminal.

2. Differential-input voltage is measured at the noninverting input with respect to the corresponding inverting input.

| _ | DISSIPATION RATING TABLE |                                       |                                                |                                       |  |  |  |  |
|---|--------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|--|--|--|--|
|   | PACKAGE                  | $T_A \le 25^{\circ}C$<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |  |  |  |  |
|   | J                        | 1025 mW                               | 8.2 mW/°C                                      | 656 mW                                |  |  |  |  |
|   | Ν                        | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                |  |  |  |  |

## recommended operating conditions

|                                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75 | 5   | 5.25 | V    |
| Common-mode input voltage, VIC                 |      |     | ±7   | V    |
| Differential input voltage, VID                |      |     | ±12  | V    |
| High-level input voltage, VIH                  | 2    |     |      | V    |
| Low-level input voltage, VIL                   |      |     | 0.8  | V    |
| High-level output current, I <sub>OH</sub>     |      |     | -400 | μA   |
| Low-level output current, IOL                  |      |     | 16   | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0    |     | 70   | °C   |



SLLS008D - JUNE 1986 - REVISED MAY 1995

# electrical characteristics over recommended range of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

| PARAMETER         |                                                          | TEST C                                      | TEST CONDITIONS <sup>†</sup>                    |       | TYP‡ | MAX  | UNIT |
|-------------------|----------------------------------------------------------|---------------------------------------------|-------------------------------------------------|-------|------|------|------|
| VIT+              | Positive-going input threshold voltage                   |                                             |                                                 |       |      | 200  | mV   |
| V <sub>IT</sub> – | Negative-going input threshold voltage                   |                                             |                                                 | -200§ |      |      | mV   |
| V <sub>hys</sub>  | Hysteresis voltage (V <sub>IT+</sub> –V <sub>IT</sub> –) |                                             |                                                 |       | 120  |      | mV   |
| VIK               | Enable-input clamp voltage                               | V <sub>CC</sub> = MIN,                      | l <sub>l</sub> = – 18 mA                        |       |      | -1.5 | V    |
| Vон               | High-level output voltage                                | $V_{CC} = MIN,$<br>$I_{OH} = -400 \ \mu A,$ | V <sub>ID</sub> = 200 mV,<br>See Figure 1       | 2.5   | 3.6  |      | V    |
| VOL               | Low-level output voltage                                 | $V_{CC} = MIN,$                             | I <sub>OL</sub> = 8 mA                          |       |      | 0.45 | v    |
|                   |                                                          | $V_{ID} = -200 \text{ mV},$<br>See Figure 1 | I <sub>OL</sub> = 16 mA                         |       |      | 0.5  |      |
| loz               | High-impedance-state output current                      |                                             | V <sub>O</sub> = 2.4 V                          |       |      | 20   | μA   |
|                   |                                                          | V <sub>CC</sub> = MAX                       | V <sub>O</sub> = 0.4 V                          |       |      | -20  |      |
| łı                | Line input current                                       | Other input at 0,                           | V <sub>CC</sub> = MIN,<br>V <sub>I</sub> = 15 V |       | 0.7  | 1.2  | mA   |
|                   |                                                          | See Note 3                                  | $V_{CC} = MIN,$<br>$V_{I} = -15 V$              |       | -1.0 | -1.7 |      |
|                   |                                                          |                                             | V <sub>IH</sub> = 2.7 V                         |       |      | 20   | A    |
| lΗ                | High-level enable-input current                          | V <sub>CC</sub> = MAX                       | VIH = MAX                                       |       |      | 100  | μA   |
| ۱ <sub>IL</sub>   | Low-level enable-input current                           | V <sub>CC</sub> = MAX,                      | V <sub>IL</sub> = 0.4 V                         |       |      | -100 | μΑ   |
|                   | Input resistance                                         |                                             |                                                 | 12    | 18   |      | kΩ   |
| IOS               | Short-circuit output current                             | $V_{CC} = MAX,$<br>$V_{O} = 0,$             | V <sub>ID</sub> = 3 V,<br>See Note 4            | -15   | -78  | -130 | mA   |
| ICC               | Supply current                                           | V <sub>CC</sub> = MAX,                      | Outputs disabled                                |       | 22   | 35   | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

§ The algebraic convention, in which the less positive limit is designated minimum, is used in this data sheet for threshold voltage levels only.
NOTES: 3. Refer to ANSI Standard EIA/TIA-422-B and EIA/TIA-423-A for exact conditions.

4. Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                  | PARAMETER                                        | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output | $V_{ID} = -2.5 V \text{ to } 2.5 V,$ |     | 15  | 22  |      |
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output | $C_L = 15 \text{ pF},$ See Figure 2  |     | 15  | 22  |      |
| <sup>t</sup> PZH | Output enable time to high level                 | C <sub>1</sub> = 15 pF, See Figure 3 |     | 13  | 25  | -    |
| <sup>t</sup> PZL | Output enable time to low level                  | C <sub>L</sub> = 15 pF, See Figure 3 |     | 11  | 25  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level              |                                      |     | 13  | 25  |      |
| t <sub>PLZ</sub> | Output disable time from low level               | C <sub>L</sub> = 5 pF, See Figure 3  |     | 15  | 22  |      |



SLLS008D - JUNE 1986 - REVISED MAY 1995



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns.
  - B. CL includes probe and jig capacitance.

#### Figure 2. Test Circuit and Voltage Waveforms



SLLS008D - JUNE 1986 - REVISED MAY 1995



PARAMETER MEASUREMENT INFORMATION

Figure 3. Load Circuit and Voltage Waveforms



SLLS008D - JUNE 1986 - REVISED MAY 1995





SLLS008D - JUNE 1986 - REVISED MAY 1995





SLLS008D - JUNE 1986 - REVISED MAY 1995









SLLS008D - JUNE 1986 - REVISED MAY 1995





SLLS008D - JUNE 1986 - REVISED MAY 1995





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated