SLDS034 - DECEMBER 1986 - REVISED JULY 1889

- Each Device Drives 32 Lines
- 180-V Open-Drain Parallel Outputs
- 220-mA Parallel Output Sink Current Capability
- CMOS-Compatible Inputs
- Strobe Input Provided
- Serial Data Output for Cascade Operation
- Inputs Have Built-In Electrostatic Discharge Protection

### description

The SN751506 and the SN751516 are monolithic integrated circuits designed to drive the scan lines of a dc plasma panel display. The SN751516 pin sequence is reversed from the SN751506 for ease in printed-circuit-board layout.

Each device consists of a 32-bit shift register and 32 OR gates. Serial data is entered into the shift register on the high-to-low transition of the clock input. When STROBE is low, all Q outputs are in the off state. Outputs are open-drain JFET transistors with a breakdown voltage in excess of 180 V. The outputs have a 220-mA sink current capability in the on state. Only one Q output should be allowed to be in the on state at a time.

SERIAL OUT from the shift register can be used to cascade shift registers. This output is not affected by the STROBE input. All inputs are CMOS compatible with ESD protection built in.

The SN751506 and SN751516 are characterized for operation from 0°C to 70°C.

|                                                                                                                                                                |                                                                    | FT P.<br>VIEW                                                                                                              | ACKAGE<br>)                                                                                                                                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q32<br>Q31<br>Q30<br>Q29<br>Q28<br>Q27<br>Q26<br>Q25<br>Q24<br>Q23<br>Q22<br>Q21<br>Q21<br>Q20<br>Q19<br>Q19<br>Q18<br>Q17<br>NC<br>SERIAL OUT                 | 8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19 | 47<br>46<br>45<br>44<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>35<br>34<br>33<br>32<br>31<br>30<br>29<br>28<br>27 | Q1<br>Q2<br>Q3<br>Q4<br>Q5<br>Q5<br>Q6<br>Q7<br>Q8<br>Q9<br>Q10<br>Q11<br>Q12<br>Q13<br>Q14<br>Q15<br>Q14<br>Q15<br>Q16<br>NC<br>GND<br>NC<br>STROBE<br>NC<br>STROBE<br>NC<br>V <sub>CC</sub><br>NC |
|                                                                                                                                                                |                                                                    | FT P.<br>VIEW                                                                                                              | ACKAGE<br>)                                                                                                                                                                                         |
| Q1<br>Q2<br>Q3<br>Q4<br>Q5<br>Q6<br>Q7<br>Q7<br>Q8<br>Q10<br>Q11<br>Q11<br>Q12<br>Q13<br>Q14<br>Q14<br>Q15<br>Q16<br>NC<br>STROBE<br>NC<br>STROBE<br>NC<br>VCC | 4 (                                                                | 46<br>45<br>44<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>35<br>34<br>33<br>32<br>31<br>30<br>29<br>28<br>27       | ] Q22<br>] Q21<br>] Q20<br>] Q19<br>] Q18<br>] Q17                                                                                                                                                  |

NC - No internal connection

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1989, Texas Instruments Incorporated

SLDS034 - DECEMBER 1986 - REVISED JULY 1889

### logic symbols<sup>†</sup>



<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



### FUNCTION TABLE

| FUNCTION | CONTROL INPUTS                        |        | SHIFT REGISTERS              | OUTPUTS    |                                      |  |  |
|----------|---------------------------------------|--------|------------------------------|------------|--------------------------------------|--|--|
| FUNCTION | CLOCK                                 | STROBE | R1 THRU R32                  | SERIAL     | QI THRU Q32                          |  |  |
| Load     | $\stackrel{\downarrow}{No}\downarrow$ | X<br>X | Load and shift‡<br>No change | R32<br>R32 | Determined by STROBE                 |  |  |
| Strobe   | X<br>X                                | L<br>H | As determined above          | R32<br>R32 | All high impedance<br>R1 through R32 |  |  |

H = high level, L = low level, X = irrelevant,  $\downarrow$  = high-to-low transition.

<sup>‡</sup>R32 takes on the state of R31, R31 takes on the state of R30, ... R2 takes on the state of R1, and R1 takes on the state of the data input.



SLDS034 - DECEMBER 1986 - REVISED JULY 1889

| typical operati    | ng sequence |       |           |
|--------------------|-------------|-------|-----------|
| CLOCK              |             |       |           |
| DATA IN            | Valid       | Irre  | elevant   |
| Shift Register     | Invalid     |       | Valid     |
| Contents<br>STROBE |             |       |           |
| Outputs            |             |       |           |
| Outputs            | Off State   | Valid | Off State |

<sup>†</sup>Only 1 bit in 32 should be low in the input data.

### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub> (see Note 1)                                              |
|-------------------------------------------------------------------------------------------------|
| On-state Q output voltage range, V <sub>O</sub>                                                 |
| Off-state Q output voltage range, V <sub>O</sub> –0.4 V to 180 V                                |
| Input voltage range, V <sub>1</sub> –0.4 V to V <sub>CC</sub> + 0.4 V                           |
| Serial output voltage range                                                                     |
| Q output on-state time duration (see Note 2) 100 μs                                             |
| Q output duty cycle (see Note 2) 1/200                                                          |
| Continuous total power dissipation at (or below) 25°C free-air temperature (see Note 3) 1025 mW |
| Operating free-air temperature range, T <sub>A</sub> 0°C to 70°C                                |
| Storage temperature range                                                                       |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                    |

NOTES: 1. Voltage values are with respect to GND.

- 2. Only one Q output should be on at a time.
- 3. For operation above 25°C free-air temperature, derate linearly to 656 mW at 70°C at the rate of 8.2 mW/°C.



SLDS034 - DECEMBER 1986 - REVISED JULY 1889

### recommended operating conditions

|                                           |                        | MIN  | NOM | MAX | UNIT |
|-------------------------------------------|------------------------|------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>           |                        | 4    | 5   | 6   | V    |
| Peak on-state Q output voltage, '         | O(on)                  |      |     | 110 | V    |
| High-level input voltage, VIH             | $V_{CC} = 4 V$         | 3.2  |     |     | V    |
|                                           | ACC = 6 A              | 4.8  |     |     | v    |
| Low-level input voltage, V <sub>IL</sub>  | $V_{CC} = 4 V$         |      |     | 0.8 | v    |
|                                           | V <sub>CC</sub> = 6 V  |      |     | 1.2 | v    |
| Output current, $I_0 (T_A = 25^{\circ}C)$ |                        |      |     | 220 | mA   |
| Clock frequency, f <sub>clock</sub>       |                        |      |     | 200 | kHz  |
| Pulse duration, CLOCK high or lo          | <sup>w, t</sup> w(CLK) | 1.5† |     |     | μs   |
| Pulse duration, DATA, t <sub>wD</sub>     |                        | 5    |     |     | μs   |
| Pulse duration, STROBE, tw(STR            | (B)                    | 2    |     |     | μs   |
| Setup time, DATA IN before CLO            | CK ↓, t <sub>su</sub>  | 1    |     |     | μs   |
| Hold time, DATA IN after CLOCK            | ↓, t <sub>h</sub>      | 1.2  |     |     | μs   |
| Operating free-air temperature, T         | Ą                      | 0    |     | 70  | °C   |
| The minimum clock period is F             | _                      |      |     |     |      |

<sup>†</sup>The minimum clock period is 5  $\mu$ s.

# electrical characteristics, V\_{CC} = 5 V, T<sub>A</sub> = 25°C

|         | PA                        | RAMETER                  | TEST CONDITIONS           | MIN | TYP | MAX | UNIT |
|---------|---------------------------|--------------------------|---------------------------|-----|-----|-----|------|
| VOH     | High-level output voltage | SERIAL OUT               | I <sub>OH</sub> = -0.1 mA | 4.5 |     |     | V    |
|         | Q outputs                 | I <sub>OL</sub> = 180 mA |                           | 6   | 10  | V   |      |
| VOL     | Low-level output voltage  | SERIAL OUT               | I <sub>OL</sub> = 0.1 mA  |     |     | 0.5 | v    |
| IO(off) | Off-state output current  | Q outputs                | V <sub>OH</sub> = 110 V   |     |     | 1   | μΑ   |
| IOL     | Low-level output current  | Q outputs                | V <sub>OL</sub> = 16 V    | 220 |     |     | mA   |
| Чн      | High-level input current  |                          | $V_{I} = V_{CC}$          |     |     | 1   | μΑ   |
| ЧL      | Low-level input current   |                          | V <sub>I</sub> = 0        |     |     | -1  | μΑ   |
| Ci      | Input capacitance         |                          |                           |     |     | 15  | pF   |
| 1       | Supply ourroat            |                          | All Q outputs off         |     |     | 1   | mA   |
| lcc     | Supply current            |                          | One Q output on           |     | 20  | 40  | mA   |

## switching characteristics, V\_CC = 5 V, T\_A = 25°C

| PARAMETER        |                                                                    | TEST CONDITIONS                             | MIN | TYP   | MAX | UNIT |
|------------------|--------------------------------------------------------------------|---------------------------------------------|-----|-------|-----|------|
| <sup>t</sup> pd  | Propagation delay time, CLOCK to SERIAL OUT                        | C <sub>L</sub> = 15 pF                      |     | 0.2   | 0.5 | μs   |
| <sup>t</sup> DHL | Delay time, high-to-low-level Q output from STROBE or CLOCK inputs |                                             |     | 0.2‡  | 0.6 | μs   |
| <sup>t</sup> DLH | Delay time, low-to-high-level Q output from STROBE or CLOCK inputs | $C_{L} = 150 \text{ pF},$                   |     | 0.35‡ | 1   | μs   |
| <sup>t</sup> THL | Transition time, high-to-low-level Q output                        | $R_L = 470 \Omega$ ,<br>See Figures 2 and 3 |     | 0.1   | 0.3 | μs   |
| <sup>t</sup> TLH | Transition time, low-to-high-level Q output                        |                                             |     | 0.35  | 1   | μs   |

<sup>‡</sup> Typical values are for clock Inputs. Typical values from STROBE will be less.



SLDS034 - DECEMBER 1986 - REVISED JULY 1889



**Figure 2. Switching Characteristics** 



SLDS034 - DECEMBER 1986 - REVISED JULY 1889



### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. Input pulses are supplied by generators having the following characteristics:  $t_W = 1.25 \ \mu\text{s}$ , PRR  $\leq 200 \ \text{kHz}$ ,  $t_f \leq 30 \ \text{ns}$ ,  $Z_O = 50 \ \Omega$ .
  - B. CL includes probe and jig capacitance.





SLDS034 - DECEMBER 1986 - REVISED JULY 1889

### **TYPICAL CHARACTERISTICS**





SLDS034 - DECEMBER 1986 - REVISED JULY 1889

### **TYPICAL CHARACTERISTICS**





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated