### 15-mA Constant-Current Outputs

For Driving Common-Anode LEDs such as TIL302 or TIL303 Without Series Resistors

Universal Logic Capabilities

Ripple Blanking of Extraneous Zeros Latch Outputs Can Drive Logic Processors Simultaneously

Decimal Point Driver Is Included

Synchronous BCD Counter Capability

Cascadable to N-Bits

Look-Ahead-Enable Techniques Minimize Speed Degradation When Cascaded for Large-Word Display

Direct Clear Input

### (TOP VIEW) SCEI 24 **Vcc** CLK 2 23 PECI CLR MAX 3 22 П STRB RBI 20□ ВΙ П5 QD BI/RBO QC DP QB 18[ ] QA dp d 16∏ b f а C е GND 13

N PACKAGE

### logic symbol†



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### description

This TTL MSI circuit contains the equivalent of 86 gates on a single chip. Logic inputs and outputs are completely TTL compatible. The buffered inputs are implemented with relatively large resistors in series with the bases of the input transistors to lower drive-current requirements to one-half of that required for a standard Series 54/74 TTL input. The serial-count-enable, actually two internal emitters, is rated as one standard Series 54/74 load. The logic outputs, except RBO, have active pull-ups.

The SN74143 driver output is designed specifically to maintain a relatively constant on-level sink current of approximately 15 milliamperes from output "a" through "g" and seven milliamperes from output "dp" over a voltage range from one to five volts. Any number of LED's in series may be driven as long as the output voltage rating is not exceeded.

All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design. Maximum clock frequency is typically 18 megahertz and power dissipation is typically 280 milliwatts. The SN74143 is characterized for operation from 0°C to 70°C.



### description (continued)

Functions of the inputs and outputs of these devices are as follows:

| FUNCTION<br>CLEAR INPUT                                 | PIN NO.<br>3                   | <b>DESCRIPTION</b> When low, resets and holds counter at 0. Must be high for normal counting.                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLOCK INPUT                                             | 2                              | Each positive-going transition will increment the counter provided that the circuit is in the normal counting mode (serial and parallel count enable inputs low, clear input high).                                                                                                                                                                                                                                                                                                      |
| PARALLEL COUNT<br>ENABLE INPUT (PCEI)                   | 23                             | Must be low for normal counting mode. When high, counter will be inhibited. Logic level must not be changed when the clock is low.                                                                                                                                                                                                                                                                                                                                                       |
| SERIAL COUNT<br>ENABLE INPUT (SCEI)                     | 1                              | Must be low for normal counting mode, also must be low to enable maximum count output to go low. When high, counter will be inhibited and maximum count output will be driven high. Logic level must not be changed when the clock is low.                                                                                                                                                                                                                                               |
| MAXIMUM COUNT<br>OUTPUT                                 | 22                             | Will go low when the counter is at 9 and serial count enable input is low. Will return high when the counter changes to 0 and will remain high during counts 1 through 8. Will remain high (inhibited) as long as serial count enable input is high.                                                                                                                                                                                                                                     |
| LATCH STROBE<br>INPUT                                   | 21                             | When low, data in latches follow the data in the counter. When high, the data in the latches are held constant, and the counter may be operated independently.                                                                                                                                                                                                                                                                                                                           |
| LATCH OUTPUTS $(Q_A, Q_B, Q_C, Q_D)$                    | 17, 18, 19, 20                 | The BCD data that drives the decoder can be stored in the 4-bit latch and is available at these outputs for driving other logic and/or processors. The binary weights of the outputs are: $Q_A = 1$ , $Q_B = 2$ , $Q_C = 4$ , $Q_D = 8$ .                                                                                                                                                                                                                                                |
| DECIMAL POINT<br>INPUT                                  | 7                              | Must be high to display decimal point. The decimal point is not displayed when this input is low or when the display is blanked.                                                                                                                                                                                                                                                                                                                                                         |
| BLANKING INPUT<br>(BI)                                  | 5                              | When high, will blank (turn off) the entire display and force RBO low. Must be low for normal display. May be pulsed to implement intensity control of the display.                                                                                                                                                                                                                                                                                                                      |
| RIPPLE-BLANKING<br>INPUT (RBI)                          | 4                              | When the data in the latches is BCD 0, a low input will blank the entire display and force the $\overline{RBO}$ low. This input has no effect if the data in the latches is other than 0.                                                                                                                                                                                                                                                                                                |
| RIPPLE-BLANKING<br>OUTPUT (RBO)                         | 6                              | Supplies ripple blanking information for the ripple blanking input of the next decade. Provides a low if $\overline{BI}$ is high, or if $\overline{RBI}$ is low and the data in the latches in BCD 0; otherwise, this output is high. This pin has a resistive pull-up circuit suitable for performing a wire-AND function with any open-collector output. Whenever this pin is low the entire display will be blanked; therefore, this pin may be used as an active-low blanking input. |
| LED/LAMP DRIVER<br>OUTPUTS<br>(a, b, c, d, e, f, g, dp) | 15, 16, 14, 9<br>11, 10, 13, 8 | Outputs for driving seven-segment LED's or lamps and their decimal points. See segment identification and resultant displays on following page.                                                                                                                                                                                                                                                                                                                                          |







NUMERICAL DESIGNATIONS-RESULTANT DISPLAYS







### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)                                                              |
|-----------------------------------------------------------------------------------------------|
| Input voltage 5.5 V                                                                           |
| Off-state current at outputs "a" thru "g" and "dp"                                            |
| Continuous total power dissipation at (or below) 70°C free-air temperature (see Note 2) 1.4 W |
| Operating free-air temperature range 0°C to 70°C                                              |
| Storage temperature range                                                                     |

NOTE 1: Voltage values are with respect to network ground terminal.

### recommended operating conditions

|                                            |                                                                         | MIN             | NOM | MAX   | UNIT |
|--------------------------------------------|-------------------------------------------------------------------------|-----------------|-----|-------|------|
| Supply voltage, V <sub>CC</sub>            |                                                                         | 4.75            | 5   | 5.25  | ٧    |
| On-state voltage at outputs a thru g and d | p ('143 only)                                                           | 1               |     | 5     | >    |
|                                            | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub>       |                 |     | - 240 |      |
| High-level output current, IOH             | Maximum count                                                           |                 |     | - 560 | μΑ   |
|                                            | RBO                                                                     |                 |     | - 120 |      |
|                                            | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> , RBO |                 |     | 4.8   | mΑ   |
| Low-level output current, IOL              | Maximum count                                                           |                 |     | 11.2  | MA   |
| 0                                          | High logic level                                                        | 25              |     |       | ns   |
| Clock pulse width, tw(clock)               | Low logic level                                                         | 55              |     |       | 115  |
| Clear pulse width, tw(clear)               |                                                                         | 25              |     |       | ns   |
|                                            | Serial and parallel carry                                               | 30†             |     |       | ns   |
| Setup time, t <sub>su</sub>                | Clear inactive state                                                    | 60 <sup>†</sup> |     |       | 115  |
| Operating free-air temperature, TA         |                                                                         | 0               |     | 70    | °C   |

<sup>&</sup>lt;sup>†</sup> The arrow indicates that the rising edge of the clock pulse is used for reference.



### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                        |                                                                         | TEST CONDITIONS†                                                                                | MIN       | TYP <sup>‡</sup> | MAX                     | UNIT     |
|-----------------|----------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------|------------------|-------------------------|----------|
| VIH             | High-level input voltage         |                                                                         |                                                                                                 | 2         |                  |                         | V        |
| VIL             | Low-level input voltage          |                                                                         |                                                                                                 |           |                  | 0.8                     | ٧        |
| VIK             | Input clamp voltage              |                                                                         | $V_{CC} = MIN$ , $I_{\parallel} = -12 \text{ mA}$                                               |           |                  | - 1.5                   | V        |
| Voн             | High-level output voltage C      | BO<br>I <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = MAX | 2.4       |                  |                         | V        |
| V <sub>OL</sub> | Low-level output voltage         | Aximum count                                                            | $V_{CC}$ = MIN, $V_{IH}$ = 2 V, $V_{IL}$ = 0.8 V, $I_{OL}$ = MAX                                |           |                  | 0.4                     | ٧        |
| VO(off)         | Off-state output voltage C       | outputs a thru g, dp                                                    | $V_{CC} = MAX, I_{OH} = 250 \mu A$                                                              | 7         |                  |                         | >        |
| VO(on)          | On-state output voltage C        | outputs a thru g, dp                                                    | V <sub>CC</sub> = MIN                                                                           |           |                  |                         | V        |
| 1               |                                  | Outputs a thru g                                                        | $V_{CC} = MIN, V_{O} = 1 V$ $V_{CC} = 5 V, V_{O} = 2 V$ $V_{CC} = MAX, V_{O} = 5 V$             | 9         | 15<br>15<br>15   | 22                      | mA       |
| IO(on)          | On-state output current          | Output dp                                                               | $V_{CC} = MIN, V_{O} = 1 V$ $V_{CC} = 5 V, V_{O} = 2 V$ $V_{CC} = MAX, V_{O} = 5 V$             | 4.5       | 7<br>7<br>7      | 12                      |          |
| lį              | Input current at maximum input v | oltage                                                                  | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V                                                   |           |                  | 1                       | mA       |
| ΊΗ              | High-level input current         | erial carry<br>BO node                                                  | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.4 V                                                   | -0.12     | -0.5             | 20                      | μA<br>mA |
|                 |                                  | Other inputs                                                            |                                                                                                 |           |                  | - 1.6                   | μΑ       |
| I <sub>IL</sub> | Low-level input current          | BO node                                                                 | $V_{CC} = MAX, V_I = 0.4 V,$<br>See Note 3                                                      |           | - 1.5            | - 1.8<br>- 2.4<br>- 0.8 | mA       |
| los             | Short-circuit C                  | Other inputs  OA, QB, QC, QD  Maximum count                             | V <sub>CC</sub> = MAX                                                                           | -9<br>-15 |                  | -27.5<br>-55            | mA       |
| lcc             | Supply current                   |                                                                         | VCC = MAX, See Note 4                                                                           |           | 56               | 93                      | mA       |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.

NOTES: 3. I<sub>IL</sub> at  $\overline{\text{RBO}}$  node is tested with  $\overline{\text{BI}}$  grounded and RBI at 4.5 V.

- 4. ICC is measured after the following conditions are established:
  - a) Strobe = RBI = DP = 4.5 V
  - b) Parallel count enable = serial count enable =  $\overline{BI}$  = GND
  - c) Clear ( ) then clock until all outputs are on ( )
  - d) Outputs "a" through "g" and "dp" at 2.5 V, all other outputs open.

## switching characteristics, VCC = 5 V, TA = 25 °C

| PARAMETER        | FROM<br>(INPUT)   | TO<br>(OUTPUT)                                                    | TEST CONDITIONS                                   | MIN      | ТҮР | MAX | UNIT |
|------------------|-------------------|-------------------------------------------------------------------|---------------------------------------------------|----------|-----|-----|------|
| f <sub>max</sub> |                   |                                                                   |                                                   | 12       | 18  |     | MHz  |
| tPLH             |                   |                                                                   |                                                   |          | 12  | 20  | ns   |
| tPHL             | Serial look-ahead | Maximum count                                                     | $C_L = 15  pF, R_L = 560  \Omega,$                |          | 23  | 35  | 115  |
| tPLH             |                   |                                                                   | See Note 5                                        |          | 26  | 40  |      |
| tPHL             | Clock             | Maximum count                                                     |                                                   |          | 29  | 45  | ns   |
| tPLH_            | Clock             | Ω <sub>A</sub> , Ω <sub>B</sub> , Ω <sub>C</sub> , Ω <sub>D</sub> | $C_L = 15 \text{ pF}, R_L = 1.2 \text{ k}\Omega,$ |          | 28  | 45  | ns   |
| <sup>t</sup> PHL | CIOCK             | ад, а <u>в,</u> ас, ар                                            | ο <sub>ε</sub> το με, τι <u>ε</u> τιε τιιι,       | 1        |     |     | l    |
|                  |                   |                                                                   |                                                   | <u> </u> |     |     |      |



 $<sup>^{\</sup>ddagger}$  All typical values are at VCC = 5 V, TA = 25 °C.

# TYPICAL APPLICATION DATA

This application demonstrates how the drivers may be cascaded for N-bit display applications. It features:

Synchronous, look-ahead counting

Ripple blanking of leading zeros; blanking of trailing zeros (not illustrated) can also be implemented

Overriding blanking for total suppression or intensity modulation of display

Direct parallel clear

Latch strobe permits counter to acquire next display while viewing current display



entire counter (high to disable, low to count) provided the logic level on this pin is not changed while the clock line is low or false counting †The serial count-enable input of the least-significant digit is normally grounded; however, it may be used as a count-enable control for the may result.



## FUNCTION TABLE

|                    |       |       |                 |           | 1     | 31110141 |        |                                       |         |                            |               |                   | OUTPUTS            |                                  |                    |         |
|--------------------|-------|-------|-----------------|-----------|-------|----------|--------|---------------------------------------|---------|----------------------------|---------------|-------------------|--------------------|----------------------------------|--------------------|---------|
| FUNCTION           | CLOCK | CLEAR | LATCH<br>STROBE | <b>R8</b> | la la | DECIMAL  | SERIAL | PARALLEL                              | RBI/RBO | MAXIMUM<br>COUNT<br>OUTPUT | OD QC         | LATCH<br>QC QB QA | LED/LAN<br>a b c d | LED/LAMP DRIVERS<br>c d e f g dp | TYPICAL<br>DISPLAY | NOTES   |
| Clear/Ripple Blank |       | _     | _               | ب.        | ×     | ×        | ×      | ×                                     | Ĺ       | Н                          | רר            | רר                | OFF OFF OFF OF     | OFF OFF OFF OFF OFF OFF          | None               | A, E    |
| Blank              |       | I     | ٦               | ×         | I     | ×        | ×      | ×                                     | J       | Н                          | ר ר           | רר                | OFF OFF OFF        | F OFF OFF OFF                    | None               | A, D, E |
| Decimal            | 0     | I     | بد              | I         | ب ا   | I        | بد     |                                       | I       | Ξ                          | רר            | <br> <br> <br>    | NO NO NO NO        | N ON ON OFF ON                   | .5                 | 8       |
|                    | -     | Ξ     |                 | I         | ب     | 1        | 7      | 7                                     | Ι       | I                          | ۱ ۲           | ر<br>1            | OFF ON ON OF       | OFF OFF OFF OFF                  |                    | В       |
|                    | 2     | I     |                 | I         | ب     | _        | ٦      | ٦                                     | I       | Ξ                          | ר ר           | Ŧ                 | ON ON OFF ON       | N ON OFF ON OFF                  |                    | 8       |
|                    | 3     | I     | _               | I         | ٦     | _        | -      | د                                     | I       | I                          | 7 7           | Ŧ                 | NO NO NO NO        | N OFF OFF ON OFF                 |                    | В       |
|                    | 4     | Ξ     |                 | Ξ         | ٦     | ب        | ٦      | ٦                                     | Ξ       | I                          | ار<br>H       | יר                | OFF ON ON OFF      | FOFF ON OFF                      |                    | В       |
|                    | 5     | Ξ     |                 | Ξ         | 7     | 7        | ٦      | -                                     | I       | I                          | L H           | T.                | ON OFF ON ON       | N OFF ON ON OFF                  |                    | 8       |
|                    | 9     | I     |                 | Ŧ         |       | ľ        | ر      | ٦                                     | I       | I                          | ٦<br>=        | H                 | ON OFF ON ON       | N ON ON OFF                      | ij                 | 8       |
|                    | _     | I     | _               | I         | ب     | ٦        | ٦      | ٦                                     | I       | I                          | T<br>H        | ェ                 | ON ON OF           | OFF OFF OFF OFF                  | 1                  | 8       |
|                    | 8     | I     |                 | Ξ         | -     | -        | 7      | ٦                                     | I       | I                          | Ξ<br>Γ        | ۱ ا               | NO NO NO           | N ON ON OFF                      | B                  | В       |
|                    | 6     | I     | -               | Ξ         | ٦     |          | ر      | , , , , , , , , , , , , , , , , , , , | I       | ر                          | Ξ<br>L        | ر<br>1            | NO NO NO           | N OFF ON ON OFF                  | 6                  | 8       |
|                    | ٥     | I     | د               | Ξ         |       | ٦        | _      | 7                                     | I       | I                          |               | ר                 | NO NO NO           | N ON ON OFF OFF                  | 00                 | В, С    |
|                    | -     | I     | ٦               | I         | ر     | ١        | ر      | ١                                     | I       | I                          | ر             | T I               | OFF ON ON OF       | OFF OFF OFF OFF                  |                    | 8       |
|                    | 2     | I     | ر ا             | Ξ         |       | ٦        | ۔      | ٦                                     | I       | I                          | ر<br>ر        | Ξ                 | ON ON OFF ON       | N ON OFF ON OFF                  |                    | 8       |
|                    | 3     | I     | 7               | I         | _     | ر        | _      | _                                     | I       | I                          | <u>ر</u><br>ر | Ŧ                 | O NO NO NO         | ON OFF OFF ON OFF                | <i>[-</i>          | 8       |
|                    | 4     | Ξ     | ب               | I         | ـ     | ١        |        | ر                                     | I       | I                          | ר             |                   | OFF ON ON OF       | OFF OFF ON ON OFF                | -                  | В       |
|                    | 5     | I     | I               | Ξ         | د     | ب        | ٦      | J                                     | I       | r                          | ار<br>ت       | Н                 | ON OFF ON O        | ON OFF ON ON OFF                 |                    | 8       |
| Latch              | 9     | Ξ     | I               | I         |       | ٦        |        | ب                                     | I       | н                          | H             | ור א              | ON OFF ON O        | ON OFF ON ON OFF                 | <b>(</b> 2)        | 8       |
| Latch              | ,     | Ŧ     | I               | Ξ         | _     | ر        |        | J                                     | r       | I                          | ГН            | н                 | ON OFF ON O        | ON OFF ON ON OFF                 | ,                  | 8       |
|                    | 80    | I     | ب               | Ξ         | _     | -        | ب      | ر                                     | Ι       | I                          | 7<br>H        | רר                | O NO NO NO         | ON ON ON OFF                     |                    | 8       |
|                    | 6.    | Ŧ     | ر               | Ξ         | _     | ر        | ٦      | رد                                    | I       | ٦                          | н             | L H               | O NO NO NO         | ON OFF ON ON OFF                 | Ü'n                | В       |
| Ripple Blank       | o     | I     |                 | د         | ×     | ٦        | بد     | ر                                     | ر       | I                          | 7 7           | . ר               | OFF OFF OFF OF     | OFF OFF OFF OFF OFF OFF OFF      | None               | A, B, E |
|                    |       |       |                 |           |       |          |        |                                       |         |                            |               |                   |                    |                                  |                    |         |



SEGMENT IDENTIFICATION



The blanking input (BI) must be low when functions DECIMAL/0 through 20/RIPPLE BLANK are desired. RBI/RBÖ is wire-AND logic serving as ripple blanking input (RBI) and/or ripple blanking output (RBÖ). NOTES:

The ripple-blanking input (RBI) must be open or high to display a zero during the decimal 0 input.

When a high logic level is applied directly to the blanking input (81) all segment outputs are off regardless of any other input condition.

When the ripple-blanking input (RBI) and outputs QA through QD are at a low logic level, all segment outputs are off and the ripple-blanking output (RBO) goes to a low logic level (response condition).

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265