- Meets or Exceeds the Requirements of ANSI TIA/EIA-644-1995 Standard
- Designed for Signaling Rates Up to $400 \mathrm{Mbit} / \mathrm{s}$
- ESD Protection Exceeds 12 kV on Bus Pins
- Operates from a Single 3.3-V Supply
- Low-Voltage Differential Signaling with Output Voltages of 350 mVinto :
- 100- $\Omega$ Load (SN65LVDS22)
- 50- $\Omega$ Load (SN65LVDM22)
- Propagation Delay Time; 4 ns Typ
- Power Dissipation at $400 \mathrm{Mbit} / \mathrm{s}$ of 150 mW
- Bus Pins are High Impedance When Disabled or With $\mathrm{V}_{\mathrm{CC}}$ Less Than 1.5 V
- LVTTL Levels are 5 V Tolerant
- Open-Circuit Fail Safe Receiver


## description

The SN65LVDS22 and SN65LVDM22 are differential line drivers and receivers that use low-voltage differential signaling (LVDS) to achieve signaling rates as high as 400 Mbps . The receiver outputs can be switched to either or both drivers through the multiplexer control signals S0 and S 1 . This allows the flexibility to perform splitter or signal routing functions with a single device.

The TIA/EIA-644 standard compliant electrical interface provides a minimum differential output voltage magnitude of 247 mV into a $100-\Omega$ load and receipt of 100 mV signals with up to 1 V of ground potential difference between a transmitter and receiver. The SN65LVDM22 doubles the output drive current to achieve LVDS levels with a $50 \Omega$ load.
The intended application of these devices and signaling technique is for both point-to-point baseband (single termination) and multipoint (double termination) data transmissions over controlled impedance media. The transmission media may be printed circuit board traces, backplanes, or cables. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other application specific characteristics).

The SN65LVDS22 and SN65LVDM22 are characterized for operation from -40 C to 85 C.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## DUAL MULTIPLEXED LVDS REPEATERS

equivalent input and output schematic diagrams

absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) | -0.5 V to 4 V |
| :---: | :---: |
| Voltage range (DE, S0, S1) | -0.5 V to 6 V |
| Input voltage range, $\mathrm{V}_{\mathrm{I}}(\mathrm{A}$ or B$)$ | -0.5 V to Vcc+0.5 V |
| Electrostatic discharge: A, B, Y, Z and GND (see Note 2) | Class 3, A:12 kV, B:600 V |
| All pins | Class 3, A:5 kV, B:500 V |
| Continuous power dissipation | See Dissipation Rating Table |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
|  |  |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
2. Tested in accordance with MIL-STD-883C Method 3015.7.

DISSIPATION RATING TABLE

| PACKAGE | $\mathbf{T}_{\mathbf{A}} \leq 25^{\circ} \mathrm{C}$ <br> POWER RATING | DERATING FACTOR $\ddagger$ <br> ABOVE TA | $\mathrm{T}_{\mathbf{A}}=85^{\circ}{ }^{\circ} \mathrm{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: |
| D 16 | 950 mW | $7.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 494 mW |

$\ddagger$ This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 3 | 3.3 | 3.6 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | S0, S1, 1DE, 2DE | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ | S0, S1, 1DE, 2DE |  |  | 0.8 | V |
| Magnitude of differential input voltage, $\left\|\mathrm{V}_{\text {ID }}\right\|$ |  | 0.1 |  | 0.6 | V |
| Common-mode input voltage, VIC (see Figure 1) |  | $\frac{\left\|V_{\text {ID }}\right\|}{2}$ |  | $\frac{\left\|\mathrm{V}_{\text {ID }}\right\|}{2}$ | V |
|  |  |  |  | -0.8 | V |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |



Figure 1. Common-Mode Input Voltage vs Differential Input Voltage
receiver electrical characteristics over recommended operating conditions (unless otherwise noted)

receiver/driver electrical characteristics over recommended operating conditions (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V ${ }_{\text {OD }}$ | Differential output voltage magnitude |  | $\begin{aligned} & R_{\mathrm{L}}=100 \Omega \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega(\mathrm{I} \end{aligned}$ | See Figure 2 | 247 | 340 | 454 | mV |
| $\Delta \mathrm{V}_{\text {OD }}$ | Change in differential output voltage magnitude between logic states |  |  |  | -50 |  | 50 | mV |
| VOC(SS) | Steady-state common-mode output voltage |  |  | See Figure 3 | 1.125 |  | 1.375 | V |
| $\triangle \mathrm{VOC}(\mathrm{SS})$ | Change in steady-state common-mode output voltage between logic states |  |  |  | -50 | 3 | 50 | mV |
| VOC(PP) | Peak-to-peak common-mode output voltage |  |  |  |  |  | 150 | mV |
| ICC | Supply current |  | No Load |  |  | 8 | 12 | mA |
|  |  |  | RL = $100 \Omega$ ('LVDS22) |  |  | 13 | 20 |  |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ ('LVDM22) |  |  | 21 | 27 |  |
|  |  |  | Disabled |  |  | 3 | 6 |  |
| ${ }^{\text {IIH }}$ | High-level input current | DE | $\mathrm{V}_{\mathrm{IH}}=5$ |  |  |  | -10 | $\mu \mathrm{A}$ |
|  |  | S0, S1 |  |  |  |  | 20 |  |
| IIL | Low-level input current | DE | V IL $=0.8 \mathrm{~V}$ |  |  |  | -10 | $\mu \mathrm{A}$ |
|  |  | S0, S1 |  |  |  |  | 10 |  |
| Ios | Short-circuit output current |  | $\begin{aligned} & \mathrm{V}_{\mathrm{OY}} \text { or } \mathrm{V}_{\mathrm{OZ}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OD}}=0 \mathrm{~V}, \end{aligned}$ | ('LVDS22) |  |  | -10 | mA |
|  |  |  |  |  |  | -10 |  |
|  |  |  | $\begin{aligned} & V_{O Y} \text { or } V_{O Z}=0 \mathrm{~V}, \\ & V_{O D}=0 \mathrm{~V}, \end{aligned}$ | ('LVDM22) |  |  | -10 |  |
|  |  |  |  |  |  | -10 |  |
| loz | High-impedance output current |  |  | $\mathrm{V}_{\mathrm{OD}}=600$ |  |  | 0.015 | $\pm 1$ | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ or |  |  | 0.015 | $\pm 1$ |  |  |
| IO(OFF) | Power-off output current |  | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=3.6 \mathrm{~V}$ |  | 0.015 | $\pm 1$ | $\mu \mathrm{A}$ |  |
| $\mathrm{CIN}^{\text {IN }}$ | Input capacitance |  |  |  |  | 3 |  | pF |  |

$\dagger$ All typical values are at $25^{\circ} \mathrm{C}$ and with a 3.3 V supply.
differential receiver to driver switching characteristics over recommended operating conditions (unless otherwise noted)

$\dagger$ All typical values are at $25^{\circ} \mathrm{C}$ and with a 3.3 V supply.
$\ddagger$ These parametric values are measured over supply voltage and temperature ranges recommended for the device.

PARAMETER MEASUREMENT INFORMATION


NOTES: A. All input pulses are supplied by a generator having the following characteristics: $\mathrm{t}_{\mathrm{r}}$ or $\mathrm{t}_{\mathrm{f}} \leq 1 \mathrm{~ns}$, pulse repetition rate $(\mathrm{PRR})=50 \mathrm{Mpps}$, pulse width $=10 \pm 0.2 \mathrm{~ns}$.
NOTES:
B. $R_{L}=100 \Omega$ or $50 \Omega \pm 1 \%$
C. CL includes instrumentation and fixture capacitance within 6 mm of the D.U.T.

Figure 2. Test Circuit and Voltage Definitions for the Differential Output Signal


Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage

## PARAMETER MEASUREMENT INFORMATION



NOTES:
A. $R_{L}=100 \Omega$ or $50 \Omega \pm 1 \%$
B. All input pulses are supplied by a generator having the following characteristics: pulse repetition rate (PRR) $=50 \mathrm{Mpps}$, pulse width $=10 \pm 0.2 \mathrm{~ns}$.
Figure 4. Differential Receiver to Driver Propagation Delay and Driver Transition Time Waveforms

PARAMETER MEASUREMENT INFORMATION


NOTES: A. $R_{L}=100 \Omega$ or $50 \Omega \pm 1 \%$
B. All input pulses are supplied by a generator having the following characteristics: pulse repetition rate (PRR) $=0.5 \mathrm{Mpps}$, pulse width $=500 \pm 10 \mathrm{~ns}$.

Figure 5. Enable and Disable Timing Circuit

## TYPICAL CHARACTERISTICS



Figure 6

SN65LVDM22
HIGH-LEVEL OUTPUT VOLTAGE
vs
HIGH-LEVEL OUTPUT CURRENT


Figure 8


Figure 7

SN65LVDM22
LOW-LEVEL OUTPUT VOLTAGE VS
LOW-LEVEL OUTPUT CURRENT


Figure 9

## APPLICATION INFORMATION

The devices are generally used as building blocks for high-speed point-to-point data transmission. Ground differences are less than 1 V with a low common-mode output and balanced interface for very low noise emissions. Devices can interoperate with RS-422, PECL, and IEEE-P1596. Drivers/Receivers maintain ECL speeds without the power and dual supply requirements.


Figure 10. Data Transmission Distance Versus Rate

## APPLICATION INFORMATION

## fail safe

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between -100 mV and 100 mV and within its recommended input common-mode voltage range. Tl's LVDS receiver is different in how it handles the open-input circuit situation, however.
Open-circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver will pull each line of the signal pair to near $\mathrm{V}_{\mathrm{CC}}$ through $300-\mathrm{k} \Omega$ resistors as shown in Figure 11. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high-level regardless of the differential input voltage.


Figure 11. Open-Circuit Fail Safe of the LVDS Receiver
It is only under these conditions that the output of the receiver will be valid with less than a 100 mV differential input voltage magnitude. The presence of the termination resistor, Rt, does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pull-up currents from the receiver and the fail-safe feature.

## MECHANICAL DATA

D (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-012

## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent Tl deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

Tl assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tl's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.

