

# 5V or 3V NVRAM SUPERVISOR FOR LPSRAM

#### FEATURES SUMMARY

- CONVERT LOW POWER SRAMs INTO NVRAMs
- 5V OR 3V OPERATING VOLTAGE
- PRECISION POWER MONITORING and POWER SWITCHING CIRCUITRY
- AUTOMATIC WRITE-PROTECTION WHEN V<sub>CC</sub> IS OUT-OF-TOLERANCE
- CHOICE OF SUPPLY VOLTAGES and POWER-FAIL DESELECT VOLTAGES:
  - M40SZ100Y: V<sub>CC</sub> = 4.5 to 5.5V; 4.20V  $\leq$  V<sub>PFD</sub>  $\leq$  4.50V
  - M40SZ100W:  $V_{CC}$  = 2.7 to 3.6V; 2.55V  $\leq V_{PFD} \leq$  2.70V
- RESET OUTPUT (RST) FOR POWER ON RESET
- 1.25V REFERENCE (for PFI/PFO)
- LESS THAN 10ns CHIP ENABLE ACCESS PROPAGATION DELAY (at 5V)
- OPTIONAL PACKAGING INCLUDES A 28-LEAD SOIC and SNAPHAT<sup>®</sup> TOP (to be ordered separately)
- 28-LEAD SOIC PACKAGE PROVIDES DIRECT CONNECTION FOR A SNAPHAT TOP WHICH CONTAINS THE BATTERY
- BATTERY LOW PIN (BL)

#### Figure 1. 16-pin SOIC Package



#### Figure 2. 28-pin SOIC Package\*



#### \* Contact Local Sales Office

## TABLE OF CONTENTS

| SUMMARY DESCRIPTION                                                                                                                                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Logic Diagram (Figure 3.)       3         Signal Names (Table 1.)       3         SOIC16 Connections (Figure 4.)       4         SOIC28 Connections (Figure 5.)       4         Block Diagram (Figure 6.)       4         Hardware Hookup (Figure 7.)       5 |
| MAXIMUM RATING                                                                                                                                                                                                                                                |
| Absolute Maximum Ratings (Table 2.)5                                                                                                                                                                                                                          |
| DC AND AC PARAMETERS                                                                                                                                                                                                                                          |
| DC and AC Measurement Conditions (Table 3.)6AC Testing Load Circuit (Figure 8.)6AC Testing Input/Output Waveforms (Figure 9.)6Capacitance (Table 4.)6DC Characteristics (Table 5.)7                                                                           |
| OPERATION                                                                                                                                                                                                                                                     |
| Data Retention Lifetime Calculation8Power Down Timing (Figure 10.)9Power Up Timing (Figure 11.)10Power Down/Up AC Characteristics (Table 6.)10                                                                                                                |
| Power-on Reset Output                                                                                                                                                                                                                                         |
| Reset Input (RSTIN).       11         RSTIN Timing Waveform (Figure 12.).       11         Reset AC Characteristics (Table 7.)       11                                                                                                                       |
| Battery Low Pin                                                                                                                                                                                                                                               |
| Power-fail Input/Output12                                                                                                                                                                                                                                     |
| V <sub>CC</sub> Noise And Negative Going Transients                                                                                                                                                                                                           |
| PACKAGE MECHANICAL INFORMATION                                                                                                                                                                                                                                |
| PART NUMBERING                                                                                                                                                                                                                                                |
| SNAPHAT® Battery Table (Table 13.)17                                                                                                                                                                                                                          |
| REVISION HISTORY                                                                                                                                                                                                                                              |

#### SUMMARY DESCRIPTION

The M40SZ100Y/W NVRAM Controller is a selfcontained device which converts a standard lowpower SRAM into a non-volatile memory. A precision voltage reference and comparator monitors the  $V_{CC}$  input for an out-of-tolerance condition.

When an invalid  $V_{CC}$  condition occurs, the conditioned chip enable output ( $\overline{E}_{CON}$ ) is forced inactive to write protect the stored data in the SRAM. During a power failure, the SRAM is switched from the  $V_{CC}$  pin to the lithium cell within the SNAPHAT (or external battery for the 16-lead SOIC) to provide the energy required for data retention. On a subsequent power-up, the SRAM remains write protected until a valid power condition returns.

The 28-pin, 330 mil SOIC provides sockets with gold plated contacts for direct connection to a separate SNAPHAT<sup>®</sup> housing containing the battery. The SNAPHAT housing has gold plated pins which mate with the sockets, ensuring reliable connection. The housing is keyed to prevent improper insertion. This unique design allows the SNAPHAT battery package to be mounted on top

of the SOIC package after the completion of the surface mount process which greatly reduces the board manufacturing process complexity of either directly soldering or inserting a battery into a soldered holder. Providing non-volatility becomes a "SNAP." This feature is also available in the "topless" 16-pin SOIC package (MQ).

Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is also keyed to prevent reverse insertion.

The 28-pin SOIC and battery packages are shipped separately in plastic anti-static tubes or in Tape & Reel form. For the 28-lead SOIC, the battery/crystal package (e.g., SNAPHAT) part number is "M4ZXX-BR00SH" (see Table 13, page 17).

**Caution:** Do not place the SNAPHAT battery top in conductive foam, as this will drain the lithium button-cell battery.



Figure 3. Logic Diagram

Note: 1. For 16-pin SOIC package only.

| E                               | Chip Enable Input               |  |  |  |
|---------------------------------|---------------------------------|--|--|--|
| E <sub>CON</sub>                | Conditioned Chip Enable Output  |  |  |  |
| RST                             | Reset Output (Open Drain)       |  |  |  |
| RSTIN                           | Reset Input                     |  |  |  |
| BL                              | Battery Low Output (Open Drain) |  |  |  |
| V <sub>OUT</sub>                | Supply Voltage Output           |  |  |  |
| V <sub>CC</sub>                 | Supply Voltage                  |  |  |  |
| V <sub>BAT</sub> <sup>(1)</sup> | Back-up Supply Voltage          |  |  |  |
| PFI                             | Power Fail Input                |  |  |  |
| PFO                             | Power Fail Output               |  |  |  |
| V <sub>SS</sub>                 | Ground                          |  |  |  |
| NC                              | Not Connected Internally        |  |  |  |

Note: 1. For SO16 only.

Table 1. Signal Names

## M40SZ100Y, M40SZ100W



Note: 1. DU = Do Not Use

#### Figure 6. Block Diagram



Note: Open drain output

### Figure 7. Hardware Hookup



Note: 1. User supplied for the 16-pin package

#### MAXIMUM RATING

Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

| Table 2. A | bsolute Max | imum Ratings |
|------------|-------------|--------------|
|------------|-------------|--------------|

| Symbol                          | Parameter                                 | Value                        | Unit        |    |
|---------------------------------|-------------------------------------------|------------------------------|-------------|----|
| T <sub>STG</sub>                | Storage Temperature (V <sub>CC</sub> Off) | SNAPHAT                      | -40 to 85   | °C |
| 1516                            |                                           | SOIC                         | -55 to 125  | °C |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead Solder Temperature for 10 seconds    | 260                          | °C          |    |
| V <sub>IO</sub>                 | Input or Output Voltages                  | –0.3 to V <sub>CC</sub> +0.3 | V           |    |
| Vec                             | V <sub>CC</sub> Supply Voltage            |                              | –0.3 to 7   | V  |
| VCC                             |                                           |                              | -0.3 to 4.6 | V  |
| lo                              | Output Current                            | 20                           | mA          |    |
| PD                              | Power Dissipation                         | 1                            | W           |    |

Note: 1. Reflow at peak temperature of 215°C to 225°C for < 60 seconds (total thermal budget not to exceed 180°C for between 90 to 120 seconds).

**CAUTION:** Negative undershoots below –0.3V are not allowed on any pin while in the Battery Back-up mode. **CAUTION:** Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets.

## DC AND AC PARAMETERS

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measurement Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

#### Table 3. DC and AC Measurement Conditions

| Parameter                             | M40SZ100Y                 | M40SZ100W                 |
|---------------------------------------|---------------------------|---------------------------|
| V <sub>CC</sub> Supply Voltage        | 4.5 to 5.5V               | 2.7 to 3.6V               |
| Ambient Operating Temperature         | –40 to 85°C               | –40 to 85°C               |
| Load Capacitance (C <sub>L</sub> )    | 100pF                     | 50pF                      |
| Input Rise and Fall Times             | ≤ 5ns                     | ≤ 5ns                     |
| Input Pulse Voltages                  | 0.2 to 0.8V <sub>CC</sub> | 0.2 to 0.8V <sub>CC</sub> |
| Input and Output Timing Ref. Voltages | 0.3 to 0.7V <sub>CC</sub> | 0.3 to 0.7V <sub>CC</sub> |



## Figure 8. AC Testing Load Circuit



#### **Table 4. Capacitance**

| Symbol                          | Parameter <sup>(1,2)</sup> | Min | Max | Unit |
|---------------------------------|----------------------------|-----|-----|------|
| C <sub>IN</sub>                 | Input Capacitance          |     | 7   | pF   |
| C <sub>OUT</sub> <sup>(3)</sup> | Output Capacitance         |     | 10  | pF   |

Note: 1. Sampled only, not 100% tested.

2. At 25°C, f = 1MHz.

3. Outputs deselected



| Sym                              | Parameter                                          | <b>T</b> ( <b>0</b> ) (1)                 | N                  | 140SZ1 | 00Y                   | M                  | 40SZ10 | W0                    | Unit |
|----------------------------------|----------------------------------------------------|-------------------------------------------|--------------------|--------|-----------------------|--------------------|--------|-----------------------|------|
| Sym                              | Farameter                                          | Test Condition <sup>(1)</sup>             | Min                | Тур    | Max                   | Min                | Тур    | Max                   | Unit |
| Icc                              | Supply Current                                     | Outputs open                              |                    |        | 1                     |                    |        | 0.5                   | mA   |
| ICCDR                            | Data Retention Mode<br>Current <sup>(2)</sup>      |                                           |                    | 50     | 200                   |                    | 50     | 200                   | nA   |
| ILI <sup>(3)</sup>               | Input Leakage<br>Current                           | $0V \leq V_{IN} \leq V_{CC}$              |                    |        | ±1                    |                    |        | ±1                    | μA   |
| ILL'                             | Input Leakage<br>Current (PFI)                     |                                           | -25                | 2      | 25                    | -25                | 2      | 25                    | nA   |
| I <sub>LO</sub> <sup>(4)</sup>   | Output Leakage<br>Current                          | $0V \le V_{OUT} \le V_{CC}$               |                    |        | ±1                    |                    |        | ±1                    | μA   |
| I <sub>OUT1</sub> <sup>(5)</sup> | V <sub>OUT</sub> Current<br>(Active)               | $V_{OUT} > V_{CC} - 0.3$                  |                    |        | 175                   |                    |        | 100                   | mA   |
| I <sub>OUT2</sub>                | V <sub>OUT</sub> Current<br>(Battery Back-up)      | V <sub>OUT</sub> > V <sub>BAT</sub> – 0.3 |                    |        | 100                   |                    |        | 100                   | μA   |
| V <sub>BAT</sub>                 | Battery Voltage                                    |                                           | 2.5                | 3.0    | 3.5 <sup>(6)</sup>    | 2.5                | 3.0    | 3.5 <sup>(6)</sup>    | V    |
| VIH                              | Input High Voltage                                 |                                           | 0.7V <sub>CC</sub> |        | V <sub>CC</sub> + 0.3 | 0.7V <sub>CC</sub> |        | V <sub>CC</sub> + 0.3 | V    |
| VIL                              | Input Low Voltage                                  |                                           | -0.3               |        | 0.3V <sub>CC</sub>    | -0.3               |        | 0.3V <sub>CC</sub>    | V    |
| V <sub>OH</sub>                  | Output High<br>Voltage <sup>(7)</sup>              | I <sub>OH</sub> = -1.0mA                  | 2.4                |        |                       | 2.4                |        |                       | V    |
| V <sub>OHB</sub>                 | V <sub>OH</sub> Battery Back-<br>up <sup>(8)</sup> | I <sub>OUT2</sub> = -1.0μA                | 2.5                | 2.9    | 3.5                   | 2.5                | 2.9    | 3.5                   | V    |
|                                  | Output Low Voltage                                 | I <sub>OL</sub> = 3.0mA                   |                    |        | 0.4                   |                    |        | 0.4                   | V    |
| V <sub>OL</sub>                  | Output Low Voltage<br>(open drain) <sup>(9)</sup>  | I <sub>OL</sub> = 10mA                    |                    |        | 0.4                   |                    |        | 0.4                   | V    |
| V <sub>PFD</sub>                 | Power-fail Deselect<br>Voltage                     |                                           | 4.20               | 4.40   | 4.50                  | 2.55               | 2.60   | 2.70                  | V    |
| V <sub>PFI</sub>                 | PFI Input Threshold                                | $V_{CC} = 5V(Y)$ $V_{CC} = 3V(V)$         | 1.225              | 1.250  | 1.275                 | 1.225              | 1.250  | 1.275                 | V    |
|                                  | PFI Hysteresis                                     | PFI Rising                                |                    | 20     | 70                    |                    | 20     | 70                    | mV   |
| V <sub>SO</sub>                  | Battery Back-up<br>Switchover Voltage              |                                           |                    | 2.5    |                       |                    | 2.5    |                       | V    |

#### Table 5. DC Characteristics

Note: 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to 85°C;  $V_{CC} = 2.7$  to 3.6V or 4.5 to 5.5V(except where noted).

2. <u>Measured with  $V_{OUT}$  and  $\vec{E}_{CON}$  open.</u>

3. RSTIN internally pulled-up to V<sub>CC</sub> through 100k $\Omega$  resistor.

4. Outputs deselected.

5. External SRAM must match SUPERVISOR chip V<sub>CC</sub> specification (3V or 5V).

6. For rechargeable back-up,  $V_{BAT}$  (max) may be considered  $V_{CC} - 0.5V$ .

7. For PFO pin (CMOS).

 Chip Enable output (E<sub>CON</sub>) can only sustain CMOS leakage currents in the battery back-up mode. Higher leakage currents will reduce battery life.

9. For RST & BL pins (Open Drain).

### OPERATION

The M40SZ100Y/W, as shown in Figure 7, page 5, can control one (two, if placed in parallel) standard low-power SRAM. This SRAM must be configured to have the chip enable input disable all other input signals. Most slow, low-power SRAMs are configured like this, however many fast SRAMs are not. During normal operating conditions, the conditioned chip enable ( $E_{CON}$ ) output pin follows the chip enable (E) input pin with timing shown in Table 6, page 10. An internal switch connects V<sub>CC</sub> to V<sub>OUT</sub>. This switch has a voltage drop of less than 0.3V ( $I_{OUT1}$ ).

When V<sub>CC</sub> degrades during a power failure,  $\overline{E}_{CON}$  is forced inactive independent of  $\overline{E}$ . In this situation, the SRAM is unconditionally write protected as V<sub>CC</sub> falls below an out-of-tolerance threshold (V<sub>PFD</sub>). For the M40SZ100Y/W the power fail detection value associated with V<sub>PFD</sub> is shown in Table 5, page 7.

If chip enable access is in progress during a power fail detection, that memory cycle continues to completion before the memory is write protected. If the memory cycle is not terminated within time  $t_{WPT}$ ,  $\overline{E}_{CON}$  is unconditionally driven high, write protecting the SRAM. A power failure during a WRITE cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the SRAM's contents. At voltages below V<sub>PFD</sub> (min), the user can be assured the memory will be write protected within the Write Protect Time (t<sub>WPT</sub>) provided the V<sub>CC</sub> fall time does not exceed t<sub>F</sub> (see Table 6, page 10).

As V<sub>CC</sub> continues to degrade, the internal switch disconnects V<sub>CC</sub> and connects the internal battery to V<sub>OUT</sub>. This occurs at the switchover voltage (V<sub>SO</sub>). Below the V<sub>SO</sub>, the battery provides a voltage V<sub>OHB</sub> to the SRAM and can supply current I<sub>OUT2</sub> (see Table 5, page 7).

When V<sub>CC</sub> rises above V<sub>SO</sub>, V<sub>OUT</sub> is switched back to the supply voltage. Output  $E_{CON}$  is held inactive for t<sub>CER</sub> (120ms maximum) after the power

supply has reached  $V_{PFD}$ , independent of the  $\overline{E}$  input, to allow for processor stabilization (see Figure 11, page 10).

#### **Data Retention Lifetime Calculation**

Most low power SRAMs on the market today can be used with the M40SZ100Y/W NVRAM Controller. There are, however some criteria which should be used in making the final choice of which SRAM to use. The SRAM must be designed in a way where the chip enable input disables all other inputs to the SRAM. This allows inputs to the M40SZ100Y/W and SRAMs to be "Don't care" once V<sub>CC</sub> falls below V<sub>PFD</sub>(min) (see Figure 10, page 9). The SRAM should also guarantee data retention down to V<sub>CC</sub> = 2.0V. The chip enable access time must be sufficient to meet the system needs with the chip enable propagation delays included.

If data retention lifetime is a critical parameter for the system, it is important to review the data retention current specifications for the particular SRAMs being evaluated. Most SRAMs specify a data retention current at 3.0V. Manufacturers generally specify a typical condition for room temperature along with a worst case condition (generally at elevated temperatures). The system level reguirements will determine the choice of which value to use. The data retention current value of the SRAMs can then be added to the I<sub>CCDR</sub> value of the M40SZ100Y/W to determine the total current requirements for data retention. The available battery capacity for the SNAPHAT<sup>®</sup> of your choice (see Table 13, page 17) can then be divided by this current to determine the amount of data retention available.

**CAUTION**: Take care to avoid inadvertent discharge through  $V_{OUT}$  and  $\overline{E}_{CON}$  after battery has been attached.

For a further more detailed review of lifetime calculations, please see Application Note AN1012.

## Figure 10. Power Down Timing



## Figure 11. Power Up Timing



## Table 6. Power Down/Up AC Characteristics

| Symbol                         | Parameter <sup>(1)</sup>                                                   | Min       | Max | Unit |    |
|--------------------------------|----------------------------------------------------------------------------|-----------|-----|------|----|
| t <sub>F</sub> <sup>(2)</sup>  | $V_{\text{PFD}}$ (max) to $V_{\text{PFD}}$ (min) $V_{\text{CC}}$ Fall Time | 300       |     | μs   |    |
| t <sub>FB</sub> <sup>(3)</sup> | $V_{\text{PFD}}$ (min) to $V_{\text{SS}}V_{\text{CC}}$ Fall Time           | 10        |     | μs   |    |
| t <sub>PFD</sub>               | PFI to PFO Propagation Delay                                               | 15        | 25  | μs   |    |
| t <sub>R</sub>                 | $V_{PFD}(min)$ to $V_{PFD}$ (max) $V_{CC}$ Rise Time                       | 10        |     | μs   |    |
| tepp                           | Chip Enable Propagation Delay (Low or High)                                | M40SZ100Y |     | 10   | ns |
| 'EPD                           | Chip Enable i Topagation Delay (Low of Frigh)                              | M40SZ100W |     | 15   | ns |
| t <sub>RB</sub>                | $V_{\text{SS}}$ to $V_{\text{PFD}}$ (min) $V_{\text{CC}}$ Rise Time        |           | 1   |      | μs |
| t <sub>CER</sub>               | Chip Enable Recovery                                                       | 40        | 120 | ms   |    |
| t <sub>REC</sub>               | V <sub>PFD</sub> (max) to RST High                                         | 40        | 200 | ms   |    |
| t <sub>WPT</sub>               | Write Protect Time                                                         |           | 40  | 200  | μs |

Note: 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to 85°C;  $V_{CC} = 2.7$  to 3.6V or 4.5 to 5.5V(except where noted).

V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than tF may result in deselection/write protection not occurring until 200 µs after V<sub>CC</sub> passes V<sub>PFD</sub> (min).

**۲/** 

3.  $V_{\text{PFD}}$  (min) to  $V_{\text{SS}}$  fall time of less than tFB may cause corruption of RAM data.

#### **Power-on Reset Output**

All microprocessors have a reset input which forces them to a known state when starting. The M40SZ100Y/W has a reset output (RST) pin which is guaranteed to be low by  $V_{PFD}$  (see Table 5, page 7). This signal is an open drain configuration. An appropriate pull-up resistor to  $V_{CC}$  should be chosen to control the rise time. This signal will be valid for all voltage conditions, even when  $V_{CC}$  equals  $V_{SS}$  (with valid battery voltage).

Once  $V_{CC}$  exceeds the power failur<u>e det</u>ect voltage  $V_{PFD}$ , an internal timer keeps RST low for  $t_{REC}$  to allow the power supply to stabilize.

#### Figure 12. RSTIN Timing Waveform

#### Reset Input (RSTIN)

The M40SZ100Y/W provides one independent input which can generate an output reset. The duration and function of this reset is identical to a reset generated by a power cycle. Table 7 and Figure 12 illustrate the AC reset characteristics of this function. Pulses shorter than  $t_{RLRH}$  will not generate a reset condition. RSTIN is internally pulled up to  $V_{CC}$  through a 100k $\Omega$  resistor.



#### **Table 7. Reset AC Characteristics**

| Symbol                            | Parameter <sup>(1)</sup> | Min | Max | Unit |
|-----------------------------------|--------------------------|-----|-----|------|
| t <sub>RLRH</sub> <sup>(2)</sup>  | RSTIN Low to RSTIN High  | 200 |     | ns   |
| t <sub>R1HRH</sub> <sup>(3)</sup> | RSTIN High to RST High   | 40  | 200 | ms   |

Note: 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to 85°C;  $V_{CC} = 2.7$  to 3.6V or 4.5 to 5.5V (except where noted).

2. Pulse width less than 50ns will result in no RESET (for noise immunity).

3.  $C_L = 5pF$  (see Figure 8, page 6).

5/

#### **Battery Low Pin**

The M40SZ100Y/W automatically performs battery voltage monitoring upon power-up, and at factory-programmed time <u>inte</u>rvals of at least 24 hours. The Battery Low (BL) pin will be asserted if the battery voltage is found to be less than approximately 2.5V. The BL pin will remain asserted until completion of battery replacement and subsequent battery low monitoring tests, either during the next power-up sequence or the next scheduled 24-hour interval.

If a battery low is generated during a power-up sequence, this indicates that the battery is below 2.5V and may not be able to maintain data integrity in the SRAM. Data should be considered suspect, and verified as correct. A fresh battery should be installed.

If a battery low indication is generated during the 24-hour interval check, this indicates that the battery is near end of life. However, data is not compromised due to the fact that a nominal  $V_{CC}$  is supplied. In order to insure data integrity during subsequent periods of battery back-up mode, the battery should be replaced.

The M40SZ100Y/W only monitors the battery when a nominal  $V_{CC}$  is applied to the device. Thus applications which require extensive durations in the battery back-up mode should be powered-up periodically (at least once every few months) in order for this technique to be beneficial. Additionally, if a battery low is indicated, data integrity should be verified upon power-up via a checksum or other technique. The BL pin is an open drain output and an appropriate pull-up resistor to V<sub>CC</sub> should be chosen to control the rise time.

#### **Power-fail Input/Output**

The Power-Fail Input (PFI) is compared to an internal reference voltage (independent from the V<sub>PFD</sub> comparator). If PFI is less than the <u>power</u>-fail threshold (V<sub>PFI</sub>), the Power-Fail Output (PFO) will go low. This function is intended for use as an under-voltage detector to signal a failing power supply. Typically PFI is connected through an external voltage divider (see Figure 7, page 5) to either the unregulated DC input (if it is available) or the regulated output of the V<sub>CC</sub> regulator. The voltage divider can be set up such that the voltage at PFI falls below V<sub>PFI</sub> several milliseconds before the regulated V<sub>CC</sub> input to the M40SZ100Y/W or the microprocessor drops below the minimum operating voltage.

During batter<u>y back-up</u>, the power-fail comparator turns off and PFO goes (or remains) low. This oc-

curs after V<sub>CC</sub> drops below V<sub>PFD</sub>(min). When power returns, PFO is forced high, irrespective of V<sub>PFI</sub> for the write protect time ( $t_{REC}$ ), which is the time from V<sub>PFD</sub> (max) until the inputs are recognized. At the end of this time, the power-fail comparator is enabled and PFO follows PFI. If the comparator is unused, PFI should be connected to V<sub>SS</sub> and PFO left unconnected.

#### V<sub>CC</sub> Noise And Negative Going Transients

 $I_{CC}$  transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the V<sub>CC</sub> bus. These transients can be reduced if capacitors are used to store energy which stabilizes the V<sub>CC</sub> bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of  $0.1\mu$ F (as shown in Figure 13) is recommended in order to provide the needed filtering.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on V<sub>CC</sub> that drive it to values below V<sub>SS</sub> by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, STMicroelectronics recommends connecting a schottky diode from V<sub>CC</sub> to V<sub>SS</sub> (cathode connected to V<sub>CC</sub>, anode to V<sub>SS</sub>). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount.

#### Figure 13. Supply Voltage Protection



## PACKAGE MECHANICAL INFORMATION





Note: Drawing is not to scale.

57

| Course had |      | mm   | mm    |       | inches |       |
|------------|------|------|-------|-------|--------|-------|
| Symbol     | Тур. | Min. | Max.  | Тур.  | Min.   | Max.  |
| А          |      |      | 1.75  |       |        | 0.069 |
| A1         |      | 0.10 | 0.25  |       | 0.004  | 0.010 |
| A2         |      |      | 1.60  |       |        | 0.063 |
| В          |      | 0.35 | 0.46  |       | 0.014  | 0.018 |
| С          |      | 0.19 | 0.25  |       | 0.007  | 0.010 |
| D          |      | 9.80 | 10.00 |       | 0.386  | 0.394 |
| E          |      | 3.80 | 4.00  |       | 0.150  | 0.158 |
| е          | 1.27 | -    | -     | 0.050 | _      | -     |
| Н          |      | 5.80 | 6.20  |       | 0.228  | 0.244 |
| L          |      | 0.40 | 1.27  |       | 0.016  | 0.050 |
| а          |      | 0°   | 8°    |       | 0°     | 8°    |
| Ν          |      | 16   | •     |       | 16     |       |
| CP         |      |      | 0.10  |       |        | 0.004 |

## Figure 15. SOH28 – 28-lead Plastic Small Outline, 4-socket battery SNAPHAT, Package Outline



## Table 9. SOH28 – 28-lead Plastic Small Outline, battery SNAPHAT, Package Mechanical Data

| Symbol |      | mm    |       |       | inches |       |
|--------|------|-------|-------|-------|--------|-------|
| Symbol | Тур  | Min   | Max   | Тур   | Min    | Max   |
| A      |      |       | 3.05  |       |        | 0.120 |
| A1     |      | 0.05  | 0.36  |       | 0.002  | 0.014 |
| A2     |      | 2.34  | 2.69  |       | 0.092  | 0.106 |
| В      |      | 0.36  | 0.51  |       | 0.014  | 0.020 |
| С      |      | 0.15  | 0.32  |       | 0.006  | 0.012 |
| D      |      | 17.71 | 18.49 |       | 0.697  | 0.728 |
| E      |      | 8.23  | 8.89  |       | 0.324  | 0.350 |
| е      | 1.27 | -     | -     | 0.050 | -      | -     |
| eB     |      | 3.20  | 3.61  |       | 0.126  | 0.142 |
| Н      |      | 11.51 | 12.70 |       | 0.453  | 0.500 |
| L      |      | 0.41  | 1.27  |       | 0.016  | 0.050 |
| α      |      | 0°    | 8°    |       | 0°     | 8°    |
| N      |      | 28    |       |       | 28     |       |
| CP     |      |       | 0.10  |       |        | 0.004 |

## Figure 16. SH – 4-pin SNAPHAT Housing for 48mAh Battery, Package Outline



Note: Drawing is not to scale.

## Table 10. SH – 4-pin SNAPHAT Housing for 48mAh Battery, Package Mechanical Data

| Symbol | mm  |       |       | inches |       |       |
|--------|-----|-------|-------|--------|-------|-------|
|        | Тур | Min   | Max   | Тур    | Min   | Max   |
| A      |     |       | 9.78  |        |       | 0.385 |
| A1     |     | 6.73  | 7.24  |        | 0.265 | 0.285 |
| A2     |     | 6.48  | 6.99  |        | 0.255 | 0.275 |
| A3     |     |       | 0.38  |        |       | 0.015 |
| В      |     | 0.46  | 0.56  |        | 0.018 | 0.022 |
| D      |     | 21.21 | 21.84 |        | 0.835 | 0.860 |
| E      |     | 14.22 | 14.99 |        | 0.560 | 0.590 |
| eA     |     | 15.55 | 15.95 |        | 0.612 | 0.628 |
| eB     |     | 3.20  | 3.61  |        | 0.126 | 0.142 |
| L      |     | 2.03  | 2.29  |        | 0.080 | 0.090 |

## Figure 17. SH – 4-pin SNAPHAT Housing for 120mAh Battery, Package Outline



Note: Drawing is not to scale.

## Table 11. SH – 4-pin SNAPHAT Housing for 120mAh Battery, Package Mechanical Data

| Symbol | mm  |       |       | inches |       |       |
|--------|-----|-------|-------|--------|-------|-------|
|        | Тур | Min   | Max   | Тур    | Min   | Max   |
| A      |     |       | 10.54 |        |       | 0.415 |
| A1     |     | 8.00  | 8.51  |        | 0.315 | 0.335 |
| A2     |     | 7.24  | 8.00  |        | 0.285 | 0.315 |
| A3     |     |       | 0.38  |        |       | 0.015 |
| В      |     | 0.46  | 0.56  |        | 0.018 | 0.022 |
| D      |     | 21.21 | 21.84 |        | 0.835 | 0.860 |
| E      |     | 17.27 | 18.03 |        | 0.680 | 0.710 |
| eA     |     | 15.55 | 15.95 |        | 0.612 | 0.628 |
| eB     |     | 3.20  | 3.61  |        | 0.126 | 0.142 |
| L      |     | 2.03  | 2.29  |        | 0.080 | 0.090 |

#### PART NUMBERING

#### **Table 12. Ordering Information Scheme**

| Example:                                                             | M40SZ | 100Y | MQ | 6 | TR |
|----------------------------------------------------------------------|-------|------|----|---|----|
|                                                                      |       |      |    |   |    |
| Device Type                                                          |       |      |    |   |    |
| M40SZ                                                                |       |      |    |   |    |
|                                                                      |       |      |    |   |    |
| Supply Voltage and Write Protect Voltage                             |       |      |    |   |    |
| $100Y = V_{CC} = 4.5$ to 5.5V; $V_{PFD} = 4.2$ to 4.5V               |       |      |    |   |    |
| 100W = V <sub>CC</sub> = 2.7 to 3.6V; V <sub>PFD</sub> = 2.6 to 2.7V |       |      |    |   |    |
|                                                                      |       |      |    |   |    |
| Package                                                              |       |      |    |   |    |
| MQ = SO16                                                            |       |      |    |   |    |
| MH <sup>(1,2)</sup> = SOH28                                          |       |      |    |   |    |
|                                                                      |       |      |    |   |    |
| Temperature Range                                                    |       |      |    |   |    |
| 6 = -40 to 85°C                                                      |       |      |    |   |    |
| Shipping Method for SOIC                                             |       |      |    |   |    |

#### blank = Tubes

TR = Tape & Reel

Note: 1. The SOIC package (SOH28) requires the battery package (SNAPHAT<sup>®</sup>) which is ordered separately under the part number "M4ZXX-BR00SHX" in plastic tube or "M4ZXX-BR00SHXTR" in Tape & Reel form.

2. Contact Local Sales Office

Caution: Do not place the SNAPHAT battery package "M4Zxx-BR00SH" in conductive foam as it will drain the lithium button-cell battery.

For a list of available options (e.g., Speed, Package) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you.

## Table 13. SNAPHAT<sup>®</sup> Battery Table

| Part Number  | Description                        | Package |
|--------------|------------------------------------|---------|
| M4Z28-BR00SH | SNAPHAT Housing for 48mAh Battery  | SH      |
| M4Z32-BR00SH | SNAPHAT Housing for 120mAh Battery | SH      |

## **REVISION HISTORY**

## Table 14. Document Revision History

| Date          | Rev. # | Revision Details                                                         |  |  |
|---------------|--------|--------------------------------------------------------------------------|--|--|
| December 2001 | 1.0    | First Issue                                                              |  |  |
| 13-May-02     | 1.1    | Modify reflow time and temperature footnote (Table 2)                    |  |  |
| 01-Aug-02     | 1.2    | Add marketing status (Figure 2; Table 12)                                |  |  |
| 15-Sep-03     | 1.3    | Remove reference to M68xxx (obsolete) part (Figure 7); update disclaimer |  |  |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2003 STMicroelectronics - All rights reserved

STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States

www.st.com

