# 2.5V/3.3V SiGe Differential Receiver/Driver with RSECL\* Outputs

# \*Reduced Swing ECL

The NBSG16 is a differential receiver/driver targeted for high frequency applications. The device is functionally equivalent to the EP16 and LVEP16 devices with much higher bandwidth and lower EMI capabilities.

Inputs incorporate internal 50  $\Omega$  termination resistors and accept NECL (Negative ECL), PECL (Positive ECL), HSTL, LVTTL, LVCMOS, CML, or LVDS. Outputs are RSECL (Reduced Swing ECL), 400 mV.

The  $V_{BB}$  and  $V_{MM}$  pins are internally generated voltage supplies available to this device only. The  $V_{BB}$  is used as a reference voltage for single-ended NECL or PECL inputs and the  $V_{MM}$  pin is used as a reference voltage for LVCMOS inputs. For all single-ended input conditions, the unused complementary differential input is connected to  $V_{BB}$  or  $V_{MM}$  as a switching reference voltage.  $V_{BB}$  or  $V_{MM}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{MM}$  via a 0.01  $\mu F$  capacitor and limit current sourcing or sinking to 0.5 mA. When not used,  $V_{BB}$  and  $V_{MM}$  outputs should be left open.

- Maximum Input Clock Frequency > 12 GHz Typical
- Maximum Input Data Rate > 12 Gb/s Typical
- 120 ps Typical Propagation Delay
- 40 ps Typical Rise and Fall Times
- RSPECL Output with Operating Range: V<sub>CC</sub> = 2.375 V to 3.465 V with V<sub>EE</sub> = 0 V
- RSNECL Output with RSNECL or NECL Inputs with Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.465 V
- RSECL Output Level (400 mV Peak-to-Peak Output), Differential Output Only
- 50  $\Omega$  Internal Input Termination Resistors
- Compatible with Existing 2.5 V/3.3 V LVEP, EP, and LVEL Devices
- V<sub>BB</sub> and V<sub>MM</sub> Reference Voltage Output



http://onsemi.com

MARKING DIAGRAM\*



FCBGA-16 BA SUFFIX CASE 489





MN SUFFIX CASE 485G



A = Assembly Location

L = Wafer Lot

Y = Year

W = Work Week

\*For further details, refer to Application Note AND8002/D

#### **ORDERING INFORMATION**

| Device     | Package            | Shipping         |
|------------|--------------------|------------------|
| NBSG16BA   | 4x4 mm<br>FCBGA-16 | 100 Units/Tray   |
| NBSG16BAR2 | 4x4 mm<br>FCBGA-16 | 500/Tape & Reel  |
| NBSG16MN   | 3x3 mm<br>QFN-16   | 123 Units/Rail   |
| NBSG16MNR2 | 3x3 mm<br>QFN-16   | 3000/Tape & Reel |

| Board       | Description               |
|-------------|---------------------------|
| NBSG16BAEVB | NBSG16BA Evaluation Board |



Figure 1. BGA-16 Pinout (Top View)



Figure 2. QFN-16 Pinout (Top View)

**Table 1. Pin Description** 

| Piı             | n         |                 |                                           |                                                                                                                   |
|-----------------|-----------|-----------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| BGA             | QFN       | Name            | I/O                                       | Description                                                                                                       |
| C2              | 1         | VTD             | -                                         | Internal 50 $\Omega$ Termination Pin. See Table 2.                                                                |
| C1              | 2         | D               | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Inverted Differential Input. Internal 75 k $\Omega$ to $V_{EE}$ and 36.5 k $\Omega$ to $V_{CC}.$                  |
| B1              | 3         | D               | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Noninverted differential input. Internal 75 k $\Omega$ to V <sub>EE</sub> .                                       |
| B2              | 4         | VTD             | -                                         | Internal 50 $\Omega$ Termination Pin. See Table 2.                                                                |
| A1,D1,A4,<br>D4 | 5,8,13,16 | V <sub>EE</sub> | -                                         | Negative Supply Voltage                                                                                           |
| A2,A3           | 6,7       | NC              | -                                         | No Connect                                                                                                        |
| B3,C3           | 9,12      | V <sub>CC</sub> | -                                         | Positive Supply Voltage                                                                                           |
| B4              | 10        | Q               | RSECL Output                              | Noninverted Differential Output. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> - 2 V |
| C4              | 11        | Q               | RSECL Output                              | Inverted Differential Output. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> - 2 V    |
| D3              | 14        | V <sub>MM</sub> | -                                         | LVCMOS Reference Voltage Output. (V <sub>CC</sub> - V <sub>EE</sub> )/2                                           |
| D2              | 15        | V <sub>BB</sub> | -                                         | ECL Reference Voltage Output                                                                                      |
| N/A             | -         | EP              | -                                         | Exposed Pad. (Note 2)                                                                                             |

- 1. The NC pins are electrically connected to the die and MUST be left open.
- 2. All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally exposed pad on package bottom (see case drawing) must be attached to a heat-sinking conduit.
- 3. In the differential configuration when the input termination pins (VTD, VTD) are connected to a common termination voltage, and if no signal is applied then the device will be susceptible to self-oscillation.



Figure 3. Logic Diagram

**Table 2. Interfacing Options** 

| INTERFACING OPTIONS | CONNECTIONS                                                                                                                 |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CML                 | Connect VTD and $\overline{	ext{VTD}}$ to $	ext{V}_{CC}$                                                                    |  |  |  |
| LVDS                | Connect VTD and VTD together                                                                                                |  |  |  |
| AC-COUPLED          | Bias VTD and VTD Inputs within (V <sub>IHCMR</sub> )<br>Common Mode Range                                                   |  |  |  |
| RSECL, PECL, NECL   | Standard ECL Termination Techniques                                                                                         |  |  |  |
| LVTTL               | The external voltage should be applied to the unused complementary differential input.  Nominal voltage is 1.5 V for LVTTL. |  |  |  |
| LVCMOS              | V <sub>MM</sub> should be connected to the unused complementary differential input.                                         |  |  |  |

**Table 3. ATTRIBUTES** 

| Characteristi                          | cs                                                    | Value                |  |  |  |  |
|----------------------------------------|-------------------------------------------------------|----------------------|--|--|--|--|
| Internal Input Pulldown Resistor (D, Ī | Internal Input Pulldown Resistor (D, $\overline{D}$ ) |                      |  |  |  |  |
| Internal Input Pullup Resistor (D)     | 36.5 kΩ                                               |                      |  |  |  |  |
| ESD Protection                         | > 2 kV<br>> 100 V                                     |                      |  |  |  |  |
| Moisture Sensitivity (Note 1)          | Moisture Sensitivity (Note 1) FCBGA-16 QFN-16         |                      |  |  |  |  |
| Flammability Rating                    | Oxygen Index: 28 to 34                                | UL 94 V-0 @ 0.125 in |  |  |  |  |
| Transistor Count                       |                                                       | 167                  |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA/       | JESD78 IC Latchup Test                                |                      |  |  |  |  |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

Table 4. MAXIMUM RATINGS (Note 2)

| Symbol            | Parameter                                         | Condition 1                                                                                    | Condition 2                                                           | Rating                                    | Units                |
|-------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------|----------------------|
| V <sub>CC</sub>   | Positive Power Supply                             | V <sub>EE</sub> = 0 V                                                                          |                                                                       | 3.6                                       | V                    |
| V <sub>EE</sub>   | Negative Power Supply                             | V <sub>CC</sub> = 0 V                                                                          |                                                                       | -3.6                                      | V                    |
| VI                | Positive Input<br>Negative Input                  | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V                                                 | $\begin{array}{c} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 3.6<br>-3.6                               | V<br>V               |
| V <sub>INPP</sub> | Differential Input Voltage  D - D                 | $\begin{array}{ccc} V_{CC} - V_{EE} \geq & 2.8 \ V \\ V_{CC} - V_{EE} < & 2.8 \ V \end{array}$ |                                                                       | 2.8<br> V <sub>CC</sub> - V <sub>EE</sub> | V<br>V               |
| l <sub>out</sub>  | Output Current                                    | Continuous<br>Surge                                                                            |                                                                       | 25<br>50                                  | mA<br>mA             |
| I <sub>BB</sub>   | V <sub>BB</sub> Sink/Source                       |                                                                                                |                                                                       | 1                                         | mA                   |
| I <sub>MM</sub>   | V <sub>MM</sub> Sink/Source                       |                                                                                                |                                                                       | 1                                         | mA                   |
| T <sub>A</sub>    | Operating Temperature Range                       |                                                                                                |                                                                       | -40 to +85                                | °C                   |
| T <sub>stg</sub>  | Storage Temperature Range                         |                                                                                                |                                                                       | -65 to +150                               | °C                   |
| θ <sub>JA</sub>   | Thermal Resistance (Junction-to-Ambient) (Note 3) | 0 LFPM<br>500 LFPM<br>0 LFPM<br>500 LFPM                                                       | 16 FCBGA<br>16 FCBGA<br>16 QFN<br>16 QFN                              | 108<br>86<br>41.6<br>35.2                 | °C/W<br>°C/W<br>°C/W |
| θЈС               | Thermal Resistance (Junction-to-Case)             | 1S2P (Note 3)<br>2S2P (Note 4)                                                                 | 16 FCBGA<br>16 QFN                                                    | 5<br>4.0                                  | °C/W<br>°C/W         |
| T <sub>sol</sub>  | Wave Solder                                       | < 15 sec.                                                                                      |                                                                       | 225                                       | °C                   |

Maximum Ratings are those values beyond which device damage may occur.
 JEDEC standard multilayer board - 1S2P (1 signal, 2 power)
 JEDEC standard multilayer board - 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 5. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT  $V_{CC} = 2.5 \text{ V}$ ;  $V_{EE} = 0 \text{ V}$  (Note 5)

|                    |                                                                                  |                             | -40 °C                    |                             |                             | 25°C                   |                             |                             | 85°C                   |                             |      |
|--------------------|----------------------------------------------------------------------------------|-----------------------------|---------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|------|
| Symbol             | Characteristic                                                                   | Min                         | Тур                       | Max                         | Min                         | Тур                    | Max                         | Min                         | Тур                    | Max                         | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                    | 17                          | 23                        | 29                          | 17                          | 23                     | 29                          | 17                          | 23                     | 29                          | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 6)                                                     | 1450                        | 1530                      | 1575                        | 1525                        | 1565                   | 1600                        | 1550                        | 1590                   | 1625                        | mV   |
| V <sub>OUTPP</sub> | Output Voltage Amplitude                                                         | 350                         | 410                       | 525                         | 350                         | 410                    | 525                         | 350                         | 410                    | 525                         | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-Ended) (Note 7)                                    | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0*    | V <sub>CC</sub>             | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | V    |
| V <sub>IL</sub>    | Input LOW Voltage<br>(Single-Ended) (Note 7)                                     | V <sub>EE</sub>             | V <sub>CC</sub> -<br>1.4* | V <sub>THR</sub> -<br>75 mV | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | V    |
| V <sub>BB</sub>    | PECL Output Voltage Reference                                                    | 1080                        | 1140                      | 1200                        | 1080                        | 1140                   | 1200                        | 1080                        | 1140                   | 1200                        | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common<br>Mode Range (Note 8)<br>(Differential Configuration) | 1.2                         |                           | 2.5                         | 1.2                         |                        | 2.5                         | 1.2                         |                        | 2.5                         | V    |
| V <sub>MM</sub>    | CMOS Output Voltage Reference V <sub>CC</sub> /2                                 | 1100                        | 1250                      | 1400                        | 1100                        | 1250                   | 1400                        | 1100                        | 1250                   | 1400                        | mV   |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                              | 45                          | 50                        | 55                          | 45                          | 50                     | 55                          | 45                          | 50                     | 55                          | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> )                                          |                             | 30                        | 100                         |                             | 30                     | 100                         |                             | 30                     | 100                         | μΑ   |
| I <sub>IL</sub>    | Input LOW Current (@ V <sub>IL</sub> )                                           |                             | 25                        | 50                          |                             | 25                     | 50                          |                             | 25                     | 50                          | μΑ   |

NOTE: SiGe circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained.

Table 6. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT  $V_{CC}$  = 3.3 V;  $V_{EE}$  = 0 V (Note 9)

|                    |                                                                                   |                             | -40 °C                 |                             |                             | 25°C                   |                             |                             | 85°C                   |                             |      |
|--------------------|-----------------------------------------------------------------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|------|
| Symbol             | Characteristic                                                                    | Min                         | Тур                    | Max                         | Min                         | Тур                    | Max                         | Min                         | Тур                    | Max                         | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                     | 17                          | 23                     | 29                          | 17                          | 23                     | 29                          | 17                          | 23                     | 29                          | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 10)                                                     | 2250                        | 2330                   | 2375                        | 2325                        | 2365                   | 2400                        | 2350                        | 2390                   | 2425                        | mV   |
| V <sub>OUTPP</sub> | Output Voltage Amplitude                                                          | 350                         | 410                    | 525                         | 350                         | 410                    | 525                         | 350                         | 410                    | 525                         | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-Ended) (Note 11)                                    | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | ٧    |
| V <sub>IL</sub>    | Input LOW Voltage<br>(Single-Ended) (Note 11)                                     | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | ٧    |
| V <sub>BB</sub>    | PECL Output Voltage Reference                                                     | 1880                        | 1940                   | 2000                        | 1880                        | 1940                   | 2000                        | 1880                        | 1940                   | 2000                        | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common<br>Mode Range (Note 12)<br>(Differential Configuration) | 1.2                         |                        | 3.3                         | 1.2                         |                        | 3.3                         | 1.2                         |                        | 3.3                         | V    |
| $V_{MM}$           | CMOS Output Voltage Reference $V_{\rm CC}/2$                                      | 1500                        | 1650                   | 1800                        | 1500                        | 1650                   | 1800                        | 1500                        | 1650                   | 1800                        | mV   |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                               | 45                          | 50                     | 55                          | 45                          | 50                     | 55                          | 45                          | 50                     | 55                          | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> )                                           |                             | 30                     | 100                         |                             | 30                     | 100                         |                             | 30                     | 100                         | μΑ   |
| I <sub>IL</sub>    | Input LOW Current (@ V <sub>IL</sub> )                                            |                             | 25                     | 50                          |                             | 25                     | 50                          |                             | 25                     | 50                          | μΑ   |

NOTE: SiGe Circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained.

9. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to -0.165 V.

<sup>5.</sup> Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.125 V to -0.965 V.

<sup>6.</sup> All loading with 50  $\Omega$  to V<sub>CC</sub>-2.0 volts.

<sup>7.</sup>  $V_{THR}$  is the voltage applied to the complementary input, typically  $V_{BB}$  or  $V_{MM}$ .

<sup>8.</sup> VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

<sup>\*</sup>Typicals used for testing purposes.

<sup>10.</sup> All loading with 50  $\Omega$  to V<sub>CC</sub> - 2.0 V. 11. V<sub>THR</sub> is the voltage applied to the complementary input, typically V<sub>BB</sub> or V<sub>MM</sub>.

<sup>12.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

<sup>\*</sup>Typicals used for testing purposes.

#### Table 7. DC CHARACTERISTICS, NECL OR RSNECL INPUT WITH NECL OUTPUT

 $V_{CC} = 0 \text{ V}; V_{EE} = -3.465 \text{ V to } -2.375 \text{ V (Note 13)}$ 

|                    |                                                                                   |                             | -40 °C                 |                             |                             | 25°C                   |                             |                             | 85°C                   |                             |      |
|--------------------|-----------------------------------------------------------------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|-----------------------------|------------------------|-----------------------------|------|
| Symbol             | Characteristic                                                                    | Min                         | Тур                    | Max                         | Min                         | Тур                    | Max                         | Min                         | Тур                    | Max                         | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                     | 17                          | 23                     | 29                          | 17                          | 23                     | 29                          | 17                          | 23                     | 29                          | mA   |
| VOH                | Output HIGH Voltage (Note 14)                                                     | -1050                       | -970                   | -925                        | -975                        | -935                   | -900                        | -950                        | -910                   | -875                        | mV   |
| V <sub>OUTPP</sub> | Output Voltage Amplitude                                                          | 350                         | 410                    | 525                         | 350                         | 410                    | 525                         | 350                         | 410                    | 525                         | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage<br>(Single-Ended) (Note 15)                                    | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | V <sub>THR</sub> +<br>75 mV | V <sub>CC</sub> - 1.0* | V <sub>CC</sub>             | V    |
| V <sub>IL</sub>    | Input LOW Voltage<br>(Single-Ended) (Note 15)                                     | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | V <sub>EE</sub>             | V <sub>CC</sub> - 1.4* | V <sub>THR</sub> -<br>75 mV | V    |
| V <sub>BB</sub>    | NECL Output Voltage Reference                                                     | -1420                       | -1360                  | -1300                       | -1420                       | -1360                  | -1300                       | -1420                       | -1360                  | -1300                       | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common<br>Mode Range (Note 16)<br>(Differential Configuration) | V <sub>EE</sub> -           | -1.2                   | 0.0                         | V <sub>EE</sub> -           | -1.2                   | 0.0                         | V <sub>EE</sub> -           | 1.2                    | 0.0                         | V    |
| V <sub>MM</sub>    | CMOS Output Voltage Reference (Note 17)                                           | V <sub>MMT</sub><br>-150    | V <sub>MMT</sub>       | V <sub>MMT</sub><br>+ 150   | V <sub>MMT</sub><br>-150    | $V_{MMT}$              | V <sub>MMT</sub><br>+ 150   | V <sub>MMT</sub><br>-150    | V <sub>MMT</sub>       | V <sub>MMT</sub><br>+ 150   | mV   |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                               | 45                          | 50                     | 55                          | 45                          | 50                     | 55                          | 45                          | 50                     | 55                          | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> )                                           |                             | 30                     | 100                         |                             | 30                     | 100                         |                             | 30                     | 100                         | μΑ   |
| I <sub>IL</sub>    | Input LOW Current (@ V <sub>IL</sub> )                                            |                             | 25                     | 50                          |                             | 25                     | 50                          |                             | 25                     | 50                          | μΑ   |

NOTE: SiGe circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained.

#### Table 8. AC CHARACTERISTICS for FCBGA-16

 $V_{CC} = 0 \text{ V}$ ;  $V_{EE} = -3.465 \text{ V}$  to -2.375 V or  $V_{CC} = 2.375 \text{ V}$  to 3.465 V;  $V_{EE} = 0 \text{ V}$ 

| ·                                      |                                                                                                                     |      | -40 °C     |      |      | 25°C       |      |      | 85°C       |      |      |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------|------|------|------------|------|------|------------|------|------|
| Symbol                                 | Characteristic                                                                                                      | Min  | Тур        | Max  | Min  | Тур        | Max  | Min  | Тур        | Max  | Unit |
| f <sub>max</sub>                       | Maximum Frequency<br>(See Figure 4. F <sub>max</sub> /JITTER) (Note 18)                                             | 10.7 | 12         |      | 10.7 | 12         |      | 10.7 | 12         |      | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                                                         | 90   | 110        | 130  | 100  | 120        | 140  | 105  | 125        | 145  | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 19)                                                                                           |      | 3          | 15   |      | 3          | 15   |      | 3          | 15   | ps   |
| <sup>t</sup> JITTER                    | RMS Random Clock Jitter $f_{\rm in} < 10~{\rm GHz}$ Peak-to-Peak Data Dependent Jitter $f_{\rm in} < 10~{\rm Gb/s}$ |      | 0.2<br>TBD | 1    |      | 0.2<br>TBD | 1    |      | 0.2<br>TBD | 1    | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 20)                                              | 75   |            | 2600 | 75   |            | 2600 | 75   |            | 2600 | mV   |
| t <sub>r</sub>                         | Output Rise/Fall Times @ 1 GHz Q, Q (20% - 80%)                                                                     | 30   | 45         | 75   | 20   | 40         | 65   | 20   | 40         | 65   | ps   |

<sup>18.</sup> Measured using a 400 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to  $V_{CC}$  - 2.0 V. Input edge rates 40 ps (20% - 80%). 19. See Figure 6.  $t_{skew} = |t_{PLH}|$  for a nominal 50% differential clock input waveform. 20.  $V_{INPP(max)}$  cannot exceed  $V_{CC}$  -  $V_{EE}$ 

<sup>13.</sup> Input and output parameters vary 1:1 with V<sub>CC</sub>.

<sup>14.</sup> All loading with 50  $\Omega$  to V<sub>CC</sub> -2.0 volts.

<sup>15.</sup> V<sub>THR</sub> is the voltage applied to the complementary input, typically V<sub>BB</sub> or V<sub>MM</sub>.

<sup>16.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

<sup>17.</sup>  $V_{MM}$  typical =  $|V_{CC} - V_{EE}|/2 + V_{EE} = V_{MMT}$  \*Typicals used for testing purposes.

#### Table 9. AC CHARACTERISTICS for QFN-16

 $V_{CC}$  = 0 V;  $V_{EE}$  = -3.465 V to -2.375 V or  $V_{CC}$  = 2.375 V to 3.465 V;  $V_{EE}$  = 0 V

|                                        |                                                                                                                     |      | -40 °C     |      |      | 25°C       |      |      | 85°C       |      |      |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------|------|------|------------|------|------|------------|------|------|
| Symbol                                 | Characteristic                                                                                                      | Min  | Тур        | Max  | Min  | Тур        | Max  | Min  | Тур        | Max  | Unit |
| f <sub>max</sub>                       | Maximum Frequency<br>(See Figure 4. F <sub>max</sub> /JITTER) (Note 21)                                             | 10.7 | 12         |      | 10.7 | 12         |      | 10.7 | 12         |      | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                                                         | 90   | 110        | 130  | 100  | 120        | 140  | 95   | 125        | 145  | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 22)                                                                                           |      | 3          | 15   |      | 3          | 15   |      | 3          | 15   | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter $f_{\rm in} < 10~{\rm GHz}$ Peak-to-Peak Data Dependent Jitter $f_{\rm in} < 10~{\rm Gb/s}$ |      | 0.2<br>TBD | 2    |      | 0.2<br>TBD | 2    |      | 0.2<br>TBD | 2    | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 23)                                              | 75   |            | 2600 | 75   |            | 2600 | 75   |            | 2600 | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 1 GHz Q, Q (20% - 80%)                                                                     | 20   | 30         | 50   | 20   | 30         | 50   | 20   | 30         | 50   | ps   |

<sup>21.</sup> Measured using a 400 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to  $V_{CC}$  - 2.0 V. Input edge rates 40 ps (20% - 80%).

22. See Figure 6.  $t_{Skew} = |t_{PLH}|$  for a nominal 50% differential clock input waveform. 23.  $V_{INPP(max)}$  cannot exceed  $V_{CC}$  -  $V_{EE}$ 



Figure 4. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency ( $f_{\rm in}$ ) at Ambient Temperature (Typical)



X = 17ps/Div Y = 70 mV/Div

Figure 5. 10.709 Gb/s Diagram (3.0 V, 25°C)



Figure 6. AC Reference Measurement



Figure 7. Typical Termination for Output Driver and Device Evaluation (Refer to Application Note AND8020 - Termination of ECL Logic Devices)

#### **PACKAGE DIMENSIONS**

### FCBGA-16 **BA SUFFIX** PLASTIC 4 X 4 (mm) BGA FLIP CHIP PACKAGE CASE 489-01



- NOTES:
  1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  3. DIMENSION b IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO DATUM PLANE Z.
  4. DATUM Z (SEATING PLANE) IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
  5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

|     | MILLIN   | IETERS |  |  |  |  |  |
|-----|----------|--------|--|--|--|--|--|
| DIM | MIN      | MAX    |  |  |  |  |  |
| Α   | 1.40     | MAX    |  |  |  |  |  |
| A1  | 0.25     | 0.35   |  |  |  |  |  |
| A2  | 1.20 REF |        |  |  |  |  |  |
| b   | 0.30     | 0.50   |  |  |  |  |  |
| D   | 4.00     | BSC    |  |  |  |  |  |
| Е   | 4.00     | BSC    |  |  |  |  |  |
| е   | 1.00     | BSC    |  |  |  |  |  |
| S   | 0.50     | BSC    |  |  |  |  |  |

#### PACKAGE DIMENSIONS

#### 16 PIN QFN MN SUFFIX CASE 485G-01 ISSUE O



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETERS.
   DIMENSION D APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL.
- COPLANARITY APPLIES TO THE EXPOSED PAD
   AS WELL AS THE TERMINALS.

|     | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 3.00 BSC    |       | 0.118 BSC |       |
| В   | 3.00 BSC    |       | 0.118 BSC |       |
| С   | 0.80        | 1.00  | 0.031     | 0.039 |
| D   | 0.23        | 0.28  | 0.009     | 0.011 |
| E   | 1.75        | 1.85  | 0.069     | 0.073 |
| F   | 1.75        | 1.85  | 0.069     | 0.073 |
| G   | 0.50 BSC    |       | 0.020 BSC |       |
| Н   | 0.875       | 0.925 | 0.034     | 0.036 |
| J   | 0.20 REF    |       | 0.008 REF |       |
| K   | 0.00        | 0.05  | 0.000     | 0.002 |
| L   | 0.35        | 0.45  | 0.014     | 0.018 |
| M   | 1.50 BSC    |       | 0.059 BSC |       |
| N   | 1.50 BSC    |       | 0.059 BSC |       |
| P   | 0.875       | 0.925 | 0.034     | 0.036 |
| R   | 0.60        | 0.80  | 0.024     | 0.031 |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

**JAPAN**: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051

Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.