# **OKI** Semiconductor

## This version: Nov. 1997 Previous version: Mar. 1996

## MSC5301B-02

#### LCD COMMON/SEGMENT DRIVER WITH RAM

#### **GENERAL DESCRIPTION**

The MSC5301B-02 is an LCD driver LSI with a built-in RAM. The device's bit mapping method offers greater flexibility in which each bit of the display RAM controls each section on the LCD panel. It can form a graphic display system of  $64 \times 8$  dots in one chip. In addition, the display can be expanded by using the additional LSIs.

## **FEATURES**

LCD driving voltage range
Operating power supply voltage range
5V ±10%
1/8 (1/4 bias)
Common output
8 outputs
64 outputs
RAM capacity
8 x 64 = 512 bits
Serial transfer clock frequency (f<sub>SCK</sub>)
6 to 16V
5V ±10%
6 to 16V
5V ±10%
6 to 16V
64 outputs
8 x 64 = 512 bits
500 kHz Max.

• Multichip configuration available

• Blanking available

• Built-in RC oscillation circuit

• Package:

100-pin plastic QFP (QFP100-P-1420-0.65-BK) (Product name: MSC5310B-02GS-BK)

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION (TOP VIEW)**



NC: No connection

100-Pin Plastic QFP

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter            | Symbol            | Condition | Rating                                | Unit |
|----------------------|-------------------|-----------|---------------------------------------|------|
| Power Supply Voltage | V <sub>CC</sub>   | Ta = 25°C | -0.3 to +6.5                          | V    |
| Power Supply Voltage | V <sub>DSP</sub>  | Ta = 25°C | -0.3 to +18.0 *1                      | V    |
| Input Voltage        | V <sub>IN</sub>   | Ta = 25°C | $-0.3V \le V_{IN} \le V_{CC} + 0.3$   | V    |
| Input Voltage        | V <sub>INDP</sub> | Ta = 25°C | $-0.3 \le V_{INDP} \le V_{DSP} + 0.3$ | V    |
| Power Dissipation    | P <sub>D</sub>    | Ta = 85°C | 275                                   | mW   |
| Storage Temperature  | T <sub>STG</sub>  | _         | −55 to +125                           | °C   |

<sup>\*1</sup>  $V_{DSP}>V_1>V_2\geq V_3>V_4>GND$ 

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Symbol           | Condition | Range          | Unit |
|-----------------------|------------------|-----------|----------------|------|
| Power Supply Voltage  | V <sub>CC</sub>  | GND = 0V  | 4.5 to 5.5     | V    |
| Power Supply Voltage  | V <sub>DSP</sub> | GND = 0V  | 6.0 to 16.0 *1 | V    |
| Operating Temperature | T <sub>op</sub>  | _         | -40 to +85     | °C   |
| Shift Frequency       | f <sub>SCK</sub> | _         | 25 to 500      | kHz  |
| Oscillation Frequency | fφ               | _         | 1.92 to 8.0    | kHz  |
| Frame Frequency       | f <sub>FR</sub>  | _         | 60 to 250      | Hz   |

<sup>\*1</sup> V<sub>DSP</sub>>V<sub>1</sub>>V<sub>2</sub>≥V<sub>3</sub>>V<sub>4</sub>>GND

## **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

 $(V_{CC} = 5V, Ta = -40 \text{ to } +85^{\circ}C)$ 

| Parameter            | Symbol           | Cond                      | dition                    | Min.                  | Тур. | Max.                | Unit |
|----------------------|------------------|---------------------------|---------------------------|-----------------------|------|---------------------|------|
| "H" Input Voltage    | V <sub>IH</sub>  |                           | *1                        | 3.5                   |      | V <sub>CC</sub>     | V    |
| "L" Input Voltage    | V <sub>IL</sub>  |                           | *1                        | 0                     |      | 1.5                 | V    |
| Hysteresis Voltage 1 | V <sub>HS1</sub> |                           | *2                        | 0.3                   | 0.8  | 1.4                 | V    |
| Hysteresis Voltage 2 | V <sub>HS2</sub> |                           | *9                        | 0.2                   | 0.4  | 0.8                 | V    |
| Pull-up Resistance   | R <sub>PU</sub>  | V <sub>I</sub> = 0V       | *2                        | 10                    | 35   | 60                  | kΩ   |
| Pull-up Voltage      | V <sub>PH</sub>  | I <sub>IN</sub>   < 1μΑ   | *2                        | 4.9                   |      | _                   | V    |
| "H" Input Current    | I <sub>IH</sub>  | V <sub>CC</sub> = 5.5V, V | / <sub>IH</sub> = 5.5V *3 | _                     |      | ±10                 | μΑ   |
| "L" Input Current    | I <sub>IL</sub>  | V <sub>CC</sub> = 5.5V, V | / <sub>IL</sub> = 0V *3   | _                     | _    | ±10                 | μΑ   |
| "H" Output Voltage   | V <sub>OH</sub>  | $I_0 = -0.4 \text{mA}$    | *4                        | 4.6                   | _    | _                   | V    |
| "L" Output Voltage   | V <sub>OL</sub>  | I <sub>0</sub> = 1.6mA    | *4                        | _                     | _    | 0.4                 | V    |
| Common Driver        | V <sub>DP</sub>  | V <sub>DSP</sub> = 10V    | I = -10μA                 | V <sub>DSP</sub> -0.4 | _    | _                   | V    |
| Output Voltage       | V <sub>1</sub>   | *5                        | I = ±10μA                 | V <sub>1</sub> -0.4   | _    | V <sub>1</sub> +0.4 | V    |
|                      | V <sub>4</sub>   |                           | I = ±10μA                 | V <sub>4</sub> -0.4   | _    | V <sub>4</sub> +0.4 | V    |
|                      | V <sub>SS</sub>  |                           | I = +10μA                 | _                     | _    | 0.4                 | V    |
| Segment Driver       | V <sub>DP</sub>  | V <sub>DSP</sub> = 10V    | I = -10μA                 | V <sub>DSP</sub> -0.4 | _    | _                   | V    |
| Output Voltage       | V <sub>2</sub>   | *6                        | I = ±10μA                 | V <sub>2</sub> -0.4   | _    | V <sub>2</sub> +0.4 | V    |
|                      | V <sub>3</sub>   |                           | I = ±10μA                 | V <sub>3</sub> -0.4   | _    | V <sub>3</sub> +0.4 | V    |
|                      | V <sub>SS</sub>  |                           | I = +10μA                 | _                     | _    | 0.4                 | V    |
| Supply Current 1     | I <sub>CC</sub>  | V <sub>CC</sub> = 5.0V    | *7                        | _                     | _    | 6.0                 | mA   |
| Supply Current 2     | I <sub>DSP</sub> | V <sub>CC</sub> = 5.0V    | *8                        | _                     | _    | 0.5                 | mA   |

<sup>\*1</sup> Applicable to all input pins

<sup>\*2</sup> Applicable to LATCH,  $A/\overline{D}$ , SI,  $\overline{SCK}$ , BLK and POR pins

<sup>\*3</sup> Applicable to CS0, CS1, OS1 and FRAM pins

<sup>\*4</sup> Applicable to FRAM and φ pins

<sup>\*5</sup> Applicable to C0 - C7 pins

<sup>\*6</sup> Applicable to S0 - S63 pins

<sup>\*7</sup>  $f\phi = 3.2 \text{ kHz}$ ,  $f_{SCK} = 200 \text{ kHz}$ , no load, display pattern = checkers  $V_{DSP} = 16V$ , Current flows into  $V_{CC}$  pin.

<sup>\*8</sup>  $f\phi = 3.2 \text{ kHz}$ ,  $f_{SCK} = 200 \text{ kHz}$ , no load, display pattern = checkers  $V_{DSP} = 16V$ , Current flows into  $V_{DSP}$  pin.

<sup>\*9</sup> Applicable to OS1 pin

## **AC Characteristics**

| $(V_{CC} = 5V, Ta = -40 \text{ to } +85^{\circ}C)$ | $(V_{CC}$ | =5V, | Ta = | -40 to | +85°C |
|----------------------------------------------------|-----------|------|------|--------|-------|
|----------------------------------------------------|-----------|------|------|--------|-------|

|                    |                 |                        |      | 100 01, |      | 0 100 0) |
|--------------------|-----------------|------------------------|------|---------|------|----------|
| Parameter          | Symbol          | Condition              | Min. | Тур.    | Max. | Unit     |
| SCK Clock Period   | t <sub>1</sub>  | _                      | 2    |         | _    | μs       |
| SI Data Setup Time | t <sub>2</sub>  | _                      | 1    | _       | _    | μs       |
| SI Data Hold Time  | t <sub>3</sub>  | _                      | 1    | _       | _    | μs       |
| SCK-LATCH Time     | t <sub>4</sub>  | _                      | 1    | _       | _    | μs       |
| LATCH Pulse Width  | t <sub>5</sub>  | _                      | 15   | _       | _    | μs       |
| A/D Setup Time     | t <sub>6</sub>  | _                      | 1    | _       | _    | μs       |
| A/D Hold Time      | t <sub>7</sub>  | _                      | 1    | _       | _    | μs       |
| A/D-SCK Time       | t <sub>8</sub>  | <u> </u>               | 1    | _       | _    | μs       |
| POR, BLK Fall Time | t <sub>9</sub>  | _                      |      | _       | 20   | μs       |
| φ, FRAM Rise Time  | t <sub>10</sub> | $C_L = 50 pF$          |      | _       | 0.3  | μs       |
| φ, FRAM Fall Time  | t <sub>11</sub> | C <sub>L</sub> = 50 pF | _    | _       | 0.3  | μs       |
| Frame Frequency    | f <sub>FR</sub> | *1                     | 85   | 100     | 115  | Hz       |

The dispersion for external resistors and capacitors is not included.  $R_S=1k\Omega,\,R_T=15k\Omega,\,C_T=0.01\mu F,\,V_{CC}=4.5V \text{ to }5.5V$ \*1

$$R_S = 1k\Omega$$
,  $R_T = 15k\Omega$ ,  $C_T = 0.01\mu$ F,  $V_{CC} = 4.5V$  to 5.5V





## **FUNCTIONAL DESCRIPTION**

## **Pin Functional Description**

## • OS1 (Pin 39), OS2 (Pin 40), \$\phi\$ (Pin 41)

These are pins for the RC oscillation circuit. Connect external resistors and a capacitor as shown below. When inputting the external clock pulse, input it to OS1 pin. OS2 and  $\phi$  pins should be left open.



The relation of frame frequency  $f_{\text{FR}}$  and internal clock frequency  $f_{\phi}$  is shown by the following equation.

(RC oscillation frequency = internal clock frequency)

$$f\phi = 4 \times 8 \times f_{FR}$$

In addition, the relation of frame frequency  $f_{FR}$  and frame synchronizing signal frequency  $f_{FRAM}$  is shown by the following equation.

$$f_{FRAM} = f_{FR}/2$$

## • CS0 (Pin 30), CS1 (Pin 31)

Chip select input pins. Master and slave modes are determined by CS0 and CS1 as shown in the table below. A maximum of 4 devices can be connected in this manner. Use the master mode when using a single chip.

| CS0 | CS1 | Operation mode |                          |
|-----|-----|----------------|--------------------------|
| L   | L   | Master mode    | H: V <sub>CC</sub> level |
| Н   | L   | Slave mode     | L: GND level             |
| L   | Н   | Slave mode     |                          |
| Н   | Н   | Slave mode     |                          |

## • FRAM (Pin 38)

This is an input and output pin for the frame synchronizing signal to be used for master/slave configuration. It becomes an output pin in master mode and an input pin in slave mode.

#### SI (Pin 34)

This is a serial data input pin of address data (8 bits) and segment data (64 bits). A pull-up resistor (10 k $\Omega$  - 60 k $\Omega$ ) and the Schmitt circuit are contained. The serial data is shifted at the rising edge of  $\overline{SCK}$ .

## • SCK (Pin 35)

This is a shift clock input pin of address data (8 bits) and segment data (64 bits). The serial data is shifted at the rising edge of  $\overline{SCK}$  pulse. A pull-up resistor (10 k $\Omega$  - 60 k $\Omega$ ) and the Schmitt circuit are contained.

## • LATCH (Pin 32)

This is a latch pulse input pin of address data (8 bits) and segment data (64 bits). The latch data comes through at "H" level of LATCH and the data just before "H" level is latched at "L" level. A pull-up resistor ( $10~k\Omega$  -  $60~k\Omega$ ) and the Schmitt circuit are contained.

#### A/D (Pin 33)

This is a data select signal input pin of address data (8 bits) and segment data (64 bits). "H" level is set in the case of address 8-bit input and "L" level is set in the case of segment data 64-bit input. A pull-up resistor ( $10 \text{ k}\Omega$  -  $60 \text{ k}\Omega$ ) and the Schmitt circuit are contained.

• V<sub>DSP</sub> (Pin 44), V<sub>1</sub> (Pin 29), V<sub>2</sub> (Pin 45), V<sub>3</sub> (Pin 46), V<sub>4</sub> (Pin 28), V<sub>CC</sub> (Pin 42), GND (Pin 43) These are power supply pins for this LSI and bias power supply pins for LCD driving. V<sub>CC</sub>, which is a power supply pin, is from 4.5V to 5.5V; GND, which is a ground pin, is 0V; V<sub>DSP</sub>, which is an LCD driving power supply pin, is usually used in the range between 6V and 16V. V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub> and V<sub>4</sub> are bias power supply pins for LCD driving and are usually used by supplying bias voltage from an external source.

## • BLK (Pin 37)

This is an input pin to control the LCD panel display.

When a "H" level is input (or when this pin is open), the segment output pins S0 - S63 come to the levels  $V_2$  -  $V_3$  and the LCD panel is turned off. In addition, during this period, the data read from a display RAM is stopped but writing into the display RAM of address and segment data inputted from the SI pin is available.

When this pin is changed from "H" level to "L", the frame synchronizing signal FRAM is output within the 2 cycles of an internal clock  $f\phi$ , and it is synchronized at multi-chip. Then, the display RAM address is set to "000". After 1/8 frame cycle from FRAM signal generation, the output is applied from the "001" data of the display RAM address to the segment driver. Because the display RAM contents are undefined at the time the power is turned on, keep this pin to "H" level (or leave open) until writing data to the RAM is completed. A pull-up resistor  $(10k\Omega$  -  $60k\Omega)$  and the Schmitt circuit are contained.

## POR (Pin 36)

This is a power-on-reset input pin. When a "H" level is input (or when this pin is open), the common and segment outputs come to the static light-out state in no relation to the BLK pin and the segment output pins S0 - S63 become  $V_3$  level and the common output pins C0 - C8 become  $V_4$  level.

When this pin is changed from "H" level to "L", the frame synchronizing signal FRAM is output within the 2 cycles of an interval clock f $\phi$ , and it is synchronized when multiple devices are connected and is moreover dynamic-operated from the frame B. Then, the display RAM address is set to "000". After 1/8 frame cycle from FRAM signal generation, the "001" data of the display RAM address is output to the segment driver. However, because the BLK pin is usually at "H" level when the power-on-reset is released, reading data from the display RAM is stopped and light-out segment data is forcibly transferred to the segment output. A pull-up resistor (10k $\Omega$  - 60k $\Omega$ ) and the Schmitt circuit are contained.

#### C0 (Pin 13) - C7 (Pin 27)

These are 8-output pins of the common driver which are used for LCD panel driving. The outputs of 4 levels are obtained ( $V_{DSP}$  and GND are select levels, and  $V_1$  and  $V_4$  are nonselect levels).

#### S0 (Pin 47) - S63 (Pin 11)

These are 64-output pins of segment driver which are used for LCD panel driving. The outputs of 4 levels are obtained ( $V_{DSP}$  and GND are select levels, which correspond to "1" of the display RAM data, and  $V_2$  and  $V_3$  are nonselect levels, which correspond to "0" of the display RAM data).

#### **NOTES ON USE**

Note the following when turning power on and off:

The LCD drivers of this IC require a high voltage. For this reason, if a high voltage is applied to the LCD drivers with the logic power supply floating, excess current flows. This may damage the IC. Be sure to carry out the following power-on and power-off sequences:

When turning power on:

First  $V_{CC}$  ON, next  $V_{DSP}$ ,  $V_4$ ,  $V_3$ ,  $V_2$ ,  $V_1$  ON. Or both ON at the same time.

When turning power off:

First V<sub>DSP</sub>, V<sub>4</sub>, V<sub>3</sub>, V<sub>2</sub>, V<sub>1</sub> OFF, next V<sub>CC</sub> OFF. Or both OFF at the same time.

## Relation Between LCD Screen Size and Display RAM

This LCD driver has a built-in RAM for the display of  $8 \times 64 = 512$  bits and the address corresponds to the duty of the LCD.

The data corresponds to the number of dots in the X direction. The relation between the LCD screen size and the display RAM is shown below.



## Relation Between Frame Cycle and Display RAM Data

The output of the display RAM data corresponds to the segment output. The relation between the frame cycle and the display RAM data is as follows:



## **Multiple Configuration**

This LCD driver can form multiple configuration.

It is possible to form a maximum of 4 devices (a panel of up to  $256 \times 8$  dots in size can be formed) by using chip select signals CS0 and CS1. The devices in multiple configuration must be synchronized with one another. In this configuration, one device in the master mode, where the original oscillation signal  $\phi$  and the synchronous signal FRAM are output, and the other devices in the slave mode, where the original oscillation signal  $\phi$  and the synchronous signal FRAM are input, are used in combination.

Refer to items CS0 and CS1 of the pin description on the mode setting method.

The original oscillation signal output pin  $\phi$  of the master mode devices is connected to the OS1 pin of the slave mode device and the synchronizing signal pin FRAM is also connected to the FRAM pin of the slave mode device.

Connect SI,  $\overline{SCK}$ , LATCH, A/ $\overline{D}$ , POR and BLK of the master mode devices to SI,  $\overline{SCK}$ , LATCH, A/ $\overline{D}$ , POR and BLK of each of the slave mode devices and connect them to CPU for control. In addition, connect the devices so that V<sub>DSP</sub>, V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, V<sub>4</sub> and GND are shared between the devices, and connect them to each voltage level divided by resistors.

## **Address Data Configuration**

| (MSB)         |          |               |        |               |       |    | (LSB)        |
|---------------|----------|---------------|--------|---------------|-------|----|--------------|
| 7             | 6        | 5             | 4      | 3             | 2     | 1  | 0            |
| Dummy         | / data 2 | Upper address |        | Lower address |       |    | Dummy data 1 |
| DM2           | DM1      | CS1           | CS0    | A2            | A1    | A0 | DM0          |
|               |          |               |        |               |       |    |              |
|               |          |               |        |               |       |    |              |
| 2 bits 2 bits |          |               | 3 bits |               | 1 bit |    |              |

The lower address, which is the address of the display RAM, corresponds to the common sides C0 - C7 of LCD panel. Dummy data 1 must be always set to "H".

The upper address corresponds to the logical state of chip select pins CS0 and CS1 and lower address is set to the chip only with which corresponded.

For the chip to output the common signal ( $\phi$ , FRAM), set both of the upper address 2 bits to "L". The 2 bits of dummy data can be set to either "L" or "H".

## Serial Signal to be Input From CPU

The following signals are input from an external CPU to this LCD driver:

- Serial transfer clock  $\rightarrow$   $\overline{SCK}$
- Serial transfer data  $\rightarrow$  SI
- Serial transfer latch  $\rightarrow$  LATCH
- Serial data select  $\rightarrow$ 
  - $\rightarrow A/\overline{D}$

The operations are shown in the following table.

| Mode                    | A/D | SCK                       | LATCH                                                       | SI                                                                                                                                     |
|-------------------------|-----|---------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Address data input mode | Н   | Shifts at the rising edge | 8-bit address data is latched at falling edge (level type)  | 8-bit address data<br>Serial input from LSB side                                                                                       |
| Segment data input mode | L   | Shifts at the rising edge | 64-bit segment data is latched at falling edge (level type) | 64-bit segment data The first segment data shifted into the shift register corresponds to S63. "1": Light-on data, "0": Light-out data |

## **Timing for Serial Signal Transferred From CPU**



#### Notes:

- 1. Be sure to set the address before writing the segment data to RAM. Then, write the segment data to RAM.
- 2. While the POR pin is "H" (upon power-on reset), neither address data nor segment data can be entered.

## **Operation upon Power ON (When Single Device Used)**



## **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).