

# MC-22262-X

# MCP (MULTI-CHIP PACKAGE) FLASH MEMORY AND SRAM 32M-BIT FLASH MEMORY AND 8M-BIT SRAM

## **Description**

The MC-222262-X is a stacked type MCP (Multi-Chip Package) of 33,554,432 bits (BYTE mode: 4,194,304 words by 8 bits, WORD mode: 2,097,152 words by 16 bits) Flash Memory and 8,388,608 bits (BYTE mode: 1,048,576 words by 8 bits, WORD mode: 524,288 words by 16 bits) Static RAM.

The MC-222262-X is packaged in a 77-pin TAPE FBGA.

#### **Features**

#### **General Features**

• Fast access time: tacc = 85 ns (MAX.) (Flash Memory), taa = 70 ns (MAX.) (SRAM)

• Supply voltage: Vccf / Vccs = 2.7 to 3.6 V

Wide operating temperature : T<sub>A</sub> = −25 to +85°C

#### **Flash Memory Features**

- Two bank organization enabling simultaneous execution of program / erase and read
- Bank organization: 2 banks (4M bits + 28M bits)
- Memory organization :

4,194,304 words  $\times$  8 bits (BYTE mode) 2,097,152 words  $\times$  16 bits (WORD mode)

• Sector organization :

71 sectors (8K bytes / 4K words × 8 sectors, 64K bytes / 32K words × 63 sectors)

- Boot sector allocated to the highest address (sector)
- 3-state output
- Automatic program
  - Program suspend / resume
- Unlock bypass program
- Automatic erase
  - Chip erase
  - Sector erase (sectors can be combined freely)
  - Erase suspend / resume
- Program / Erase completion detection
  - Detection through data polling and toggle bits
  - Detection through RY (/BY) pin
- · Sector group protection
  - · Any sector can be protected
  - Any protected sector can be temporary unprotected

- Sectors can be used for boot application
- Hardware reset and standby using /RESET pin
- Automatic sleep mode
- Boot block sector protect by /WP (ACC) pin
- Conforms to common flash memory interface (CFI)
- Extra One Time Protect Sector provided

#### SRAM Features

Memory organization :

1,048,576 words  $\times$  8 bits (BYTE mode) 524,288 words  $\times$  16 bits (WORD mode)

• Supply current : At operating : 50 mA (MAX.)

At standby : 15  $\mu$ A (MAX.)

• Two Chip Enable inputs : /CE1s, CE2s

Byte data select : /LB, /UB

• BYTE / WORD mode select : CIOs

• Low Vcc data retention: 1.0 to 3.6 V

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.



# **Ordering Information**

| Part number          | Flash Memory         | Flash Memory | SRAM        | Package                   |
|----------------------|----------------------|--------------|-------------|---------------------------|
|                      | Boot sector          | Access time  | Access time |                           |
|                      |                      | ns (MAX.)    | ns (MAX.)   |                           |
| MC-222262F9-B85X-BT3 | Top address (sector) | 85           | 70          | 77-pin TAPE FBGA (12 × 7) |
|                      | (T type)             |              |             |                           |

## **Pin Configuration**

/xxx indicates active low signal.

#### 77-pin TAPE FBGA (12×7)

#### 

ABCDEFGHJKLMNP

|   | Bottom View    |
|---|----------------|
| 8 | 000 000000 000 |
| 7 | 00000000000    |
| 6 | 0000000        |
| 5 | 000 000        |
| 4 | 000 000        |
| 3 | 0000000        |
| 2 | 00000000000    |
| 1 | 0000000000 000 |

PNMLKJHGFEDCBA

#### Top View

|   | Α  | В  | С  | D       | Е      | F       | G   | Н    | J          | K     | L     | М  | N  | Р  |
|---|----|----|----|---------|--------|---------|-----|------|------------|-------|-------|----|----|----|
| 8 | NC | NC | NC |         | A15    | NC      | NC  | A16  | CIOf       | Vss   |       | NC | NC | NC |
| 7 |    | NC | NC | A11     | A12    | A13     | A14 | SA   | I/O15, A-1 | 1/07  | I/O14 | NC | NC |    |
| 6 |    |    |    | A8      | A19    | A9      | A10 | I/O6 | I/O13      | I/O12 | I/O5  |    |    |    |
| 5 |    |    |    | /WE     | CE2s   | A20     |     |      | I/O4       | Vccs  | CIOs  |    |    |    |
| 4 |    |    |    | /WP(ACC | /RESET | RY(/BY) |     |      | I/O3       | Vccf  | I/O11 |    |    |    |
| 3 |    |    |    | /LB     | /UB    | A18     | A17 | I/O1 | I/O9       | I/O10 | I/O2  |    |    |    |
| 2 |    | NC | NC | A7      | A6     | A5      | A4  | Vss  | /OE        | I/O0  | I/O8  | NC | NC |    |
| 1 | NC | NC | NC |         | А3     | A2      | A1  | A0   | /CEf       | /CE1s | NC    | NC | NC | NC |

#### **Common Pins**

## **Flash Memory Pins**

A0 - A18 : Address inputs A19, A20 : Address inputs

I/O0 - I/O15 : Data inputs / outputs I/O15, A-1 : Data inputs / outputs 15 (WORD mode)

/OE : Output Enable LSB address input (BYTE mode)

/WE : Write Enable /CEf : Chip Enable

Vss : Ground RY (/BY) : Ready (Busy) output NC No Connection /RESET : Hardware reset input

Vccf : Supply Voltage

/WP(ACC) : Hardware Write Protect (Acceleration)

CIOf : Selects 8-bit or 16-bit mode

**SRAM Pins** 

SA : Address input (A19 for SRAM)

/CE1s : Chip Enable 1
CE2s : Chip Enable 2
Vccs : Supply Voltage
/LB, /UB : Byte data select

CIOs : Selects 8-bit or 16-bit mode

Note Some signals can be applied because this pin is not internally connected.

Data Sheet M14923EJ4V0DS

Remark Refer to Package Drawing for the index mark.



## **Block Diagram**





#### **Bus Operations Table**

| Oper            | ation          |        | Flash | n Mem  | ory      |       |      | SRAM   |     |      |     |     | Common      |             |
|-----------------|----------------|--------|-------|--------|----------|-------|------|--------|-----|------|-----|-----|-------------|-------------|
|                 |                | /RESET | /CEf  | CIOf   | /WP(ACC) | /CE1s | CE2s | /LB    | /UB | CIOs | /OE | /WE | I/O0 - I/O7 | I/O8-I/O15  |
| Full standby    |                | Н      | Н     | ×      | ×        | Н     | ×    | ×      | ×   | ×    | ×   | ×   | Hi-Z        | Hi-Z        |
|                 |                |        |       |        |          | ×     | L    |        |     |      |     |     |             |             |
|                 |                |        |       |        |          | ×     | ×    | Н      | Н   |      |     |     |             |             |
| Output disable  |                | Н      | L     | ×      | ×        | L     | Н    | ×      | ×   | ×    | Н   | Н   | Hi-Z        | Hi-Z        |
| Read (Flash     | BYTE mode      | Н      | L     | L      | ×        |       |      | Note 2 | !   |      | L   | Н   | Data Out    | Hi-Z        |
| Memory Note 1)  | WORD mode      |        |       | Н      |          |       |      |        |     |      |     |     | Data Out    | Data Out    |
| Write (Flash    | BYTE mode      | Н      | L     | L      | ×        |       |      | Note 2 | !   |      | Н   | L   | Data In     | Hi-Z        |
| Memory)         | WORD mode      |        |       | Н      |          |       |      |        |     |      |     |     | Data In     | Data In     |
| Temporary sect  | tor group      | VID    | ×     | ×      | ×        |       |      | Note 2 | !   |      | ×   | ×   | Hi-Z or     | Hi-Z or     |
| unprotect       |                |        |       |        |          |       |      |        |     |      |     |     | Data In/Out | Data In/Out |
| Boot block sect | or protect     | ×      | ×     | ×      | L        | ×     | ×    | ×      | ×   | ×    | ×   | ×   | Hi-Z or     | Hi-Z or     |
|                 |                |        |       |        |          |       |      |        |     |      |     |     | Data In/Out | Data In/Out |
| Flash Memory I  | nardware reset | L      | ×     | ×      | ×        | ×     | ×    | ×      | ×   | ×    | ×   | ×   | Hi-Z        | Hi-Z        |
| Read (SRAM)     | BYTE mode      |        | N     | ote 3  |          | L     | Н    | ×      | ×   | L    | L   | Н   | Data Out    | Hi-Z        |
|                 | WORD mode      |        | N     | lote 3 |          | L     | Н    | L      | L   | Н    | L   | Н   | Data Out    | Data Out    |
|                 |                |        |       |        |          |       |      |        | Н   |      |     |     |             | Hi-Z        |
|                 |                |        |       |        |          |       |      | Н      | L   |      |     |     | Hi-Z        | Data Out    |
| Write (SRAM)    | BYTE mode      |        | N     | lote 3 |          | L     | Н    | ×      | ×   | L    | ×   | L   | Data In     | Hi-Z        |
|                 | WORD mode      |        | N     | ote 3  |          | L     | Н    | L      | L   | Н    | ×   | L   | Data In     | Data In     |
|                 |                |        |       |        |          |       |      |        | Н   |      |     |     |             | Hi-Z        |
|                 |                |        |       |        |          |       |      | Н      | L   |      |     |     | Hi-Z        | Data In     |

Caution Other operations except for indicated in this table are inhibited.

Notes 1. When /OE = VIL, VIL can be applied to /WE. When /OE = VIH, a write operation is started.

- 2. SRAM should be Standby.
- 3. Flash Memory should be Standby or Hardware reset.

Remarks 1.  $\times$ : VIH or VIL, H: VIH, L: VIL

- 2. Sector group protection and read the product ID are using a command.
- Refer to DUAL OPERATION FLASH MEMORY 32M BITS A SERIES Information (M14914E) for Bus Operations of Flash Memory.

Data Sheet M14923EJ4V0DS 5



## Sector Organization / Sector Address Table (Flash Memory)

# Flash Memory top boot (1/2)

| Bank   | Sector            | Add                | ress               | Sectors |     |     | S     | ector | Addres | s Tabl | е   |     |     |
|--------|-------------------|--------------------|--------------------|---------|-----|-----|-------|-------|--------|--------|-----|-----|-----|
|        | Organization      |                    |                    | Address |     |     | k Add |       |        |        |     | •   | _   |
| 5      | K bytes / K words | BYTE mode          | WORD mode          | 50.450  | A20 | A19 | A18   | A17   | A16    | A15    | A14 | A13 | A12 |
| Bank 1 | 8/4               | 3FFFFFH<br>3FE000H | 1FFFFFH<br>1FF000H | FSA70   | 1   | 1   | 1     | 1     | 1      | 1      | 1   | 1   | 1   |
|        | 8/4               | 3FDFFFH<br>3FC000H | 1FEFFFH<br>1FE000H | FSA69   | 1   | 1   | 1     | 1     | 1      | 1      | 1   | 1   | 0   |
|        | 8/4               | 3FBFFFH<br>3FA000H | 1FDFFFH<br>1FD000H | FSA68   | 1   | 1   | 1     | 1     | 1      | 1      | 1   | 0   | 1   |
|        | 8/4               | 3F9FFFH<br>3F8000H | 1FCFFFH<br>1FC000H | FSA67   | 1   | 1   | 1     | 1     | 1      | 1      | 1   | 0   | 0   |
|        | 8/4               | 3F7FFFH<br>3F6000H | 1FBFFFH<br>1FB000H | FSA66   | 1   | 1   | 1     | 1     | 1      | 1      | 0   | 1   | 1   |
|        | 8/4               | 3F5FFFH<br>3F4000H | 1FAFFFH<br>1FA000H | FSA65   | 1   | 1   | 1     | 1     | 1      | 1      | 0   | 1   | 0   |
|        | 8/4               | 3F3FFFH<br>3F2000H | 1F9FFFH<br>1F9000H | FSA64   | 1   | 1   | 1     | 1     | 1      | 1      | 0   | 0   | 1   |
|        | 8/4               | 3F1FFFH<br>3F0000H | 1F8FFFH<br>1F8000H | FSA63   | 1   | 1   | 1     | 1     | 1      | 1      | 0   | 0   | 0   |
|        | 64/32             | 3EFFFFH<br>3E0000H | 1F7FFFH<br>1F0000H | FSA62   | 1   | 1   | 1     | 1     | 1      | 0      | Х   | Х   | Х   |
|        | 64/32             | 3DFFFFH<br>3D0000H | 1EFFFFH<br>1E8000H | FSA61   | 1   | 1   | 1     | 1     | 0      | 1      | Х   | Х   | Х   |
|        | 64/32             | 3CFFFFH<br>3C0000H | 1E7FFFH<br>1E0000H | FSA60   | 1   | 1   | 1     | 1     | 0      | 0      | х   | х   | Х   |
|        | 64/32             | 3BFFFFH<br>3B0000H | 1DFFFFH<br>1D8000H | FSA59   | 1   | 1   | 1     | 0     | 1      | 1      | Х   | Х   | х   |
|        | 64/32             | 3AFFFFH<br>3A0000H | 1D7FFFH<br>1D0000H | FSA58   | 1   | 1   | 1     | 0     | 1      | 0      | Х   | Х   | х   |
|        | 64/32             | 39FFFFH<br>390000H | 1CFFFFH<br>1C8000H | FSA57   | 1   | 1   | 1     | 0     | 0      | 1      | Х   | Х   | Х   |
|        | 64/32             | 38FFFFH<br>380000H | 1C7FFFH<br>1C0000H | FSA56   | 1   | 1   | 1     | 0     | 0      | 0      | Х   | Х   | Х   |
| Bank 2 | 64/32             | 37FFFFH<br>370000H | 1BFFFFH<br>1B8000H | FSA55   | 1   | 1   | 0     | 1     | 1      | 1      | Х   | Х   | Х   |
|        | 64/32             | 36FFFFH<br>360000H | 1B7FFFH<br>1B0000H | FSA54   | 1   | 1   | 0     | 1     | 1      | 0      | Х   | Х   | Х   |
|        | 64/32             | 35FFFFH<br>350000H | 1AFFFFH<br>1A8000H | FSA53   | 1   | 1   | 0     | 1     | 0      | 1      | Х   | Х   | Х   |
|        | 64/32             | 34FFFFH<br>340000H | 1A7FFFH<br>1A0000H | FSA52   | 1   | 1   | 0     | 1     | 0      | 0      | Х   | Х   | х   |
|        | 64/32             | 33FFFFH<br>330000H | 19FFFFH<br>198000H | FSA51   | 1   | 1   | 0     | 0     | 1      | 1      | Х   | Х   | Х   |
|        | 64/32             | 32FFFFH<br>320000H | 197FFFH<br>190000H | FSA50   | 1   | 1   | 0     | 0     | 1      | 0      | Х   | Х   | Х   |
|        | 64/32             | 31FFFFH<br>310000H | 18FFFFH<br>188000H | FSA49   | 1   | 1   | 0     | 0     | 0      | 1      | Х   | Х   | Х   |
|        | 64/32             | 30FFFFH<br>300000H | 187FFFH<br>180000H | FSA48   | 1   | 1   | 0     | 0     | 0      | 0      | Х   | Х   | Х   |
|        | 64/32             | 2FFFFFH<br>2F0000H | 17FFFFH<br>178000H | FSA47   | 1   | 0   | 1     | 1     | 1      | 1      | Х   | Х   | Х   |
|        | 64/32             | 2EFFFFH<br>2E0000H | 177FFFH<br>170000H | FSA46   | 1   | 0   | 1     | 1     | 1      | 0      | Х   | Х   | Х   |
|        | 64/32             | 2DFFFFH<br>2D0000H | 16FFFFH<br>168000H | FSA45   | 1   | 0   | 1     | 1     | 0      | 1      | Х   | Х   | Х   |
|        | 64/32             | 2CFFFFH<br>2C0000H | 167FFFH<br>160000H | FSA44   | 1   | 0   | 1     | 1     | 0      | 0      | Х   | Х   | Х   |
|        | 64/32             | 2BFFFFH<br>2B0000H | 15FFFFH<br>158000H | FSA43   | 1   | 0   | 1     | 0     | 1      | 1      | Х   | Х   | х   |
|        | 64/32             | 2AFFFFH<br>2A0000H | 157FFFH<br>150000H | FSA42   | 1   | 0   | 1     | 0     | 1      | 0      | Х   | Х   | Х   |
|        | 64/32             | 29FFFFH<br>290000H | 14FFFFH<br>148000H | FSA41   | 1   | 0   | 1     | 0     | 0      | 1      | Х   | Х   | Х   |
|        | 64/32             | 28FFFFH<br>280000H | 147FFFH<br>140000H | FSA40   | 1   | 0   | 1     | 0     | 0      | 0      | Х   | Х   | х   |
|        | 64/32             | 27FFFFH<br>270000H | 13FFFFH<br>138000H | FSA39   | 1   | 0   | 0     | 1     | 1      | 1      | Х   | Х   | х   |
|        | 64/32             | 26FFFFH<br>260000H | 137FFFH<br>130000H | FSA38   | 1   | 0   | 0     | 1     | 1      | 0      | Х   | Х   | х   |
|        | 64/32             | 25FFFFH<br>250000H | 12FFFFH<br>128000H | FSA37   | 1   | 0   | 0     | 1     | 0      | 1      | Х   | Х   | х   |
|        | 64/32             | 24FFFFH<br>240000H | 127FFFH<br>120000H | FSA36   | 1   | 0   | 0     | 1     | 0      | 0      | Х   | Х   | х   |
|        | 64/32             | 23FFFFH<br>230000H | 11FFFFH<br>118000H | FSA35   | 1   | 0   | 0     | 0     | 1      | 1      | Х   | Х   | х   |

(2/2)

| Bank          | Sector                            | Add                | ress               | Sectors |     |            |              |         | Addres      | s Tabl | le  |     |     |
|---------------|-----------------------------------|--------------------|--------------------|---------|-----|------------|--------------|---------|-------------|--------|-----|-----|-----|
|               | Organization<br>K bytes / K words | BYTE mode          | WORD mode          | Address | A20 | Bar<br>A19 | k Add<br>A18 | ress Ta | able<br>A16 | A15    | A14 | A13 | A12 |
| Bank 2        | 64/32                             | 22FFFFH            | 117FFFH            | FSA34   | A20 | 0<br>0     | A18          | A17     | A16         | 0<br>0 | X X | A13 | A12 |
| ···· <b>-</b> |                                   | 220000H            | 110000H            |         |     |            |              |         |             |        |     |     |     |
|               | 64/32                             | 21FFFFH<br>210000H | 10FFFFH<br>108000H | FSA33   | 1   | 0          | 0            | 0       | 0           | 1      | Х   | х   | Х   |
|               | 64/32                             | 20FFFFH<br>200000H | 107FFFH<br>100000H | FSA32   | 1   | 0          | 0            | 0       | 0           | 0      | х   | х   | Х   |
|               | 64/32                             | 1FFFFFH<br>1F0000H | 0FFFFH<br>0F8000H  | FSA31   | 0   | 1          | 1            | 1       | 1           | 1      | х   | х   | Х   |
|               | 64/32                             | 1EFFFFH<br>1E0000H | 0F7FFFH<br>0F0000H | FSA30   | 0   | 1          | 1            | 1       | 1           | 0      | Х   | х   | х   |
|               | 64/32                             | 1DFFFFH<br>1D0000H | 0EFFFFH<br>0E8000H | FSA29   | 0   | 1          | 1            | 1       | 0           | 1      | Х   | Х   | х   |
|               | 64/32                             | 1CFFFFH<br>1C0000H | 0E7FFH<br>0E0000H  | FSA28   | 0   | 1          | 1            | 1       | 0           | 0      | Х   | Х   | х   |
|               | 64/32                             | 1BFFFFH<br>1B0000H | 0DFFFFH<br>0D8000H | FSA27   | 0   | 1          | 1            | 0       | 1           | 1      | Х   | х   | х   |
|               | 64/32                             | 1AFFFFH<br>1A0000H | 0D7FFFH<br>0D0000H | FSA26   | 0   | 1          | 1            | 0       | 1           | 0      | Х   | Х   | х   |
|               | 64/32                             | 19FFFFH<br>190000H | 0CFFFFH<br>0C8000H | FSA25   | 0   | 1          | 1            | 0       | 0           | 1      | Х   | Х   | х   |
|               | 64/32                             | 18FFFFH<br>180000H | 0C7FFFH<br>0C0000H | FSA24   | 0   | 1          | 1            | 0       | 0           | 0      | Х   | Х   | х   |
|               | 64/32                             | 17FFFFH<br>170000H | 0BFFFFH<br>0B8000H | FSA23   | 0   | 1          | 0            | 1       | 1           | 1      | Х   | Х   | х   |
|               | 64/32                             | 16FFFFH<br>160000H | 0B7FFFH<br>0B0000H | FSA22   | 0   | 1          | 0            | 1       | 1           | 0      | Х   | Х   | х   |
|               | 64/32                             | 15FFFFH<br>150000H | 0AFFFFH<br>0A8000H | FSA21   | 0   | 1          | 0            | 1       | 0           | 1      | Х   | Х   | х   |
|               | 64/32                             | 14FFFFH<br>140000H | 0A7FFFH<br>0A0000H | FSA20   | 0   | 1          | 0            | 1       | 0           | 0      | Х   | Х   | Х   |
|               | 64/32                             | 13FFFFH<br>130000H | 09FFFFH<br>098000H | FSA19   | 0   | 1          | 0            | 0       | 1           | 1      | Х   | Х   | х   |
|               | 64/32                             | 12FFFFH<br>120000H | 097FFFH<br>090000H | FSA18   | 0   | 1          | 0            | 0       | 1           | 0      | Х   | Х   | х   |
|               | 64/32                             | 11FFFFH<br>110000H | 08FFFFH<br>088000H | FSA17   | 0   | 1          | 0            | 0       | 0           | 1      | Х   | Х   | х   |
|               | 64/32                             | 10FFFFH<br>100000H | 087FFFH<br>080000H | FSA16   | 0   | 1          | 0            | 0       | 0           | 0      | х   | Х   | х   |
|               | 64/32                             | 0FFFFFH<br>0F0000H | 07FFFFH<br>078000H | FSA15   | 0   | 0          | 1            | 1       | 1           | 1      | Х   | х   | х   |
|               | 64/32                             | 0EFFFFH<br>0E0000H | 077FFFH<br>070000H | FSA14   | 0   | 0          | 1            | 1       | 1           | 0      | Х   | Х   | х   |
|               | 64/32                             | 0DFFFFH<br>0D0000H | 06FFFFH<br>068000H | FSA13   | 0   | 0          | 1            | 1       | 0           | 1      | Х   | х   | х   |
|               | 64/32                             | 0CFFFFH<br>0C0000H | 067FFFH<br>060000H | FSA12   | 0   | 0          | 1            | 1       | 0           | 0      | Х   | Х   | х   |
|               | 64/32                             | 0BFFFFH<br>0B0000H | 05FFFFH<br>058000H | FSA11   | 0   | 0          | 1            | 0       | 1           | 1      | Х   | х   | х   |
|               | 64/32                             | 0AFFFFH<br>0A0000H | 057FFFH<br>050000H | FSA10   | 0   | 0          | 1            | 0       | 1           | 0      | Х   | х   | х   |
|               | 64/32                             | 09FFFFH<br>090000H | 04FFFFH<br>048000H | FSA9    | 0   | 0          | 1            | 0       | 0           | 1      | Х   | х   | х   |
|               | 64/32                             | 08FFFFH<br>080000H | 047FFFH<br>040000H | FSA8    | 0   | 0          | 1            | 0       | 0           | 0      | Х   | х   | х   |
|               | 64/32                             | 07FFFFH<br>070000H | 03FFFFH<br>038000H | FSA7    | 0   | 0          | 0            | 1       | 1           | 1      | Х   | х   | х   |
|               | 64/32                             | 06FFFFH<br>060000H | 037FFFH<br>030000H | FSA6    | 0   | 0          | 0            | 1       | 1           | 0      | Х   | Х   | х   |
|               | 64/32                             | 05FFFFH<br>050000H | 02FFFFH<br>028000H | FSA5    | 0   | 0          | 0            | 1       | 0           | 1      | Х   | Х   | х   |
|               | 64/32                             | 04FFFFH<br>040000H | 027FFFH<br>020000H | FSA4    | 0   | 0          | 0            | 1       | 0           | 0      | Х   | х   | х   |
|               | 64/32                             | 03FFFFH<br>030000H | 01FFFFH<br>018000H | FSA3    | 0   | 0          | 0            | 0       | 1           | 1      | х   | х   | х   |
|               | 64/32                             | 02FFFFH<br>020000H | 017FFFH<br>010000H | FSA2    | 0   | 0          | 0            | 0       | 1           | 0      | Х   | Х   | х   |
|               | 64/32                             | 01FFFFH<br>010000H | 00FFFFH<br>008000H | FSA1    | 0   | 0          | 0            | 0       | 0           | 1      | х   | х   | Х   |
|               | 64/32                             | 00FFFFH            | 007FFFH            | FSA0    | 0   | 0          | 0            | 0       | 0           | 0      | Х   | х   | х   |
|               |                                   | 000000H            | 000000H            |         |     |            |              |         |             |        |     |     |     |

## **★** Sector Group Address Table (Flash Memory)

| Sector group | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | Size                   | Sector      |
|--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------|-------------|
| SGA0         | 0   | 0   | 0   | 0   | 0   | 0   | ×   | ×   | ×   | 64K Bytes (1 Sector)   | FSA0        |
| SGA1         | 0   | 0   | 0   | 0   | 0   | 1   | ×   | ×   | ×   | 192K Bytes (3 Sectors) | FSA1-FSA3   |
|              |     |     |     |     | 1   | 0   |     |     |     |                        |             |
|              |     |     |     |     | 1   | 1   |     |     |     |                        |             |
| SGA2         | 0   | 0   | 0   | 1   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA4-FSA7   |
| SGA3         | 0   | 0   | 1   | 0   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA8-FSA11  |
| SGA4         | 0   | 0   | 1   | 1   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA12-FSA15 |
| SGA5         | 0   | 1   | 0   | 0   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA16-FSA19 |
| SGA6         | 0   | 1   | 0   | 1   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA20-FSA23 |
| SGA7         | 0   | 1   | 1   | 0   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA24-FSA27 |
| SGA8         | 0   | 1   | 1   | 1   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA28-FSA31 |
| SGA9         | 1   | 0   | 0   | 0   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA32-FSA35 |
| SGA10        | 1   | 0   | 0   | 1   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA36-FSA39 |
| SGA11        | 1   | 0   | 1   | 0   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA40-FSA43 |
| SGA12        | 1   | 0   | 1   | 1   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA44-FSA47 |
| SGA13        | 1   | 1   | 0   | 0   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA48-FSA51 |
| SGA14        | 1   | 1   | 0   | 1   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA52-FSA55 |
| SGA15        | 1   | 1   | 1   | 0   | ×   | ×   | ×   | ×   | ×   | 256K Bytes (4 Sectors) | FSA56-FSA59 |
| SGA16        | 1   | 1   | 1   | 1   | 0   | 0   | ×   | ×   | ×   | 192K Bytes (3 Sectors) | FSA60-FSA62 |
|              |     |     |     |     | 0   | 1   |     |     |     |                        |             |
|              |     |     |     |     | 1   | 0   |     |     |     |                        |             |
| SGA17        | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0   | 0   | 8K Bytes (1 Sector)    | FSA63       |
| SGA18        | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0   | 1   | 8K Bytes (1 Sector)    | FSA64       |
| SGA19        | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1   | 0   | 8K Bytes (1 Sector)    | FSA65       |
| SGA20        | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1   | 1   | 8K Bytes (1 Sector)    | FSA66       |
| SGA21        | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0   | 8K Bytes (1 Sector)    | FSA67       |
| SGA22        | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1   | 8K Bytes (1 Sector)    | FSA68       |
| SGA23        | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 8K Bytes (1 Sector)    | FSA69       |
| SGA24        | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 8K Bytes (1 Sector)    | FSA70       |

 $\textbf{Remark} \hspace{0.1in} \times \hspace{0.1in} : V_{IH} \hspace{0.1in} or \hspace{0.1in} V_{IL}$ 



## **Command Sequence (Flash Memory)**

| Command sequ                                | ience     | Bus   | 1st bus | Cycle | 2nd bu  | s Cycle               | 3rd bus | S Cycle | 4th bus | Cycle | 5th bus | S Cycle | 6th bus | S Cycle |
|---------------------------------------------|-----------|-------|---------|-------|---------|-----------------------|---------|---------|---------|-------|---------|---------|---------|---------|
|                                             |           | Cycle | Address | Data  | Address | Data                  | Address | Data    | Address | Data  | Address | Data    | Address | Data    |
| Read / Reset Note1                          |           | 1     | ×××H    | F0H   | RA      | RD                    | _       | -       | _       | -     | _       | -       | _       | -       |
| Read / Reset Note1                          | BYTE mode | 3     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | F0H     | RA      | RD    | -       | -       | _       | -       |
|                                             | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         |         |       |         |         |         |         |
| Program                                     | BYTE mode | 4     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | A0H     | PA      | PD    | -       | -       | -       | -       |
|                                             | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         |         |       |         |         |         |         |
| Program Suspend Note 2                      |           | 1     | BA      | B0H   | -       | -                     | -       | -       | _       | -     | -       | -       | _       | _       |
| Program Resume Note 3                       |           | 1     | BA      | 30H   | _       | -                     | _       | -       | _       | -     | _       | -       | _       | -       |
| Chip Erase                                  | BYTE mode | 6     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | 80H     | AAAH    | AAH   | 555H    | 55H     | AAAH    | 10H     |
|                                             | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         | 555H    |       | 2AAH    |         | 555H    |         |
| Sector Erase                                | BYTE mode | 6     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | 80H     | AAAH    | AAH   | 555H    | 55H     | FSA     | 30H     |
|                                             | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         | 555H    |       | 2AAH    |         |         |         |
| Sector Erase Suspend Note                   | ÷ 4       | 1     | BA      | ВОН   | -       | -                     | -       | ı       | _       | ı     | -       | -       | _       | -       |
| Sector Erase Resume Note                    | e 5       | 1     | BA      | 30H   | -       | _                     | _       | -       | _       | -     | -       | -       | _       | -       |
| Unlock Bypass Set                           | BYTE mode | 3     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | 20H     | -       | -     | -       | -       | -       | -       |
|                                             | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         |         |       |         |         |         |         |
| Unlock Bypass Program No                    | ote 6     | 2     | ×××Н    | A0H   | PA      | PD                    | -       | -       | _       | -     | -       | -       | _       | _       |
| Unlock Bypass Reset Note                    | 6         | 2     | ВА      | 90H   | ×××Н    | 00H <sup>Note11</sup> | _       | ı       | -       | ı     | -       | -       | _       | -       |
| Product ID                                  | BYTE mode | 3     | AAAH    | AAH   | 555H    | 55H                   | (BA)    | 90H     | IA      | ID    | 1       | _       | -       | ı       |
|                                             |           |       |         |       |         |                       | AAAH    |         |         |       |         |         |         |         |
|                                             | WORD mode |       | 555H    |       | 2AAH    |                       | (BA)    |         |         |       |         |         |         |         |
|                                             |           |       |         |       |         |                       | 555H    |         |         |       |         |         |         |         |
| Sector Group Protection <sup>N</sup>        | lote 7    | 4     | ×××H    | 60H   | SPA     | 60H                   | SPA     | 40H     | SPA     | SD    | _       | -       | _       | -       |
| Sector Group Unprotect N                    | ote 8     | 4     | ×××Н    | 60H   | SUA     | 60H                   | SUA     | 40H     | SUA     | SD    | -       | -       | _       | -       |
| Query Note 9                                | BYTE mode | 1     | AAH     | 98H   | -       | _                     | -       | -       | -       | -     | -       | -       | -       | -       |
|                                             | WORD mode |       | 55H     |       |         |                       |         |         |         |       |         |         |         |         |
| Extra One Time Protect                      | BYTE mode | 3     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | 88H     | _       | -     | -       | -       | -       | -       |
| Sector Entry                                | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         |         |       |         |         |         |         |
| Extra One Time Protect                      | BYTE mode | 4     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | A0H     | PA      | PD    | -       | -       | -       | -       |
| Sector Program Note 10                      | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         |         |       |         |         |         |         |
| Extra One Time Protect                      | BYTE mode | 6     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | 80H     | AAAH    | AAH   | 555H    | 55H     | EOTPSA  | 30H     |
| Sector Erase Note 10                        | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         | 555H    |       | 2AAH    |         |         |         |
| Extra One Time Protect                      | BYTE mode | 4     | AAAH    | AAH   | 555H    | 55H                   | AAAH    | 90H     | xxxH    | 00H   | _       | -       | _       | -       |
| Sector Reset Note 10                        | WORD mode |       | 555H    |       | 2AAH    |                       | 555H    |         |         |       |         |         |         |         |
| Extra One Time Protect S Protection Note 10 | ector     | 4     | ×××H    | 60H   | EOTPSA  | 60H                   | EOTPSA  | 40H     | EOTPSA  | SD    | 1       | -       | -       | -       |

Data Sheet M14923EJ4V0DS 9

- **Notes 1.** Both these read / reset commands reset the device to the read mode.
  - 2. Programming is suspended if B0H is input to the bank address being programmed to in a program operation.
  - **3.** Programming is resumed if 30H is input to the bank address being suspended to in a program-suspend operation.
  - 4. Erasure is suspended if B0H is input to the bank address being erased in a sector erase operation.
  - **5.** Erasure is resumed if 30H is input to the bank address being suspended in a sector-erase-suspend operation.
  - **6.** Valid only in the unlock bypass mode.
  - 7. Valid only when /RESET = VID (except in the Extra One Time Protect Sector mode).
  - **8.** The command sequence that protects a sector group is excluded.
  - 9. Only A0 to A6 are valid as an address.
  - 10. Valid only in the Extra One Time Protect Sector mode.
  - 11. This command can be used even if this data is F0H.
- **Remarks 1.** Specify address 555H or 2AAH (A10 to A0) in the WORD mode, and AAAH or 555H (A10 to A0, A-1) in the BYTE mode.
  - 2. RA: Read address
    - RD: Read data
    - IA : Address input
      - xx00H (to read the manufacturer code)
      - xx02H (to read the device code in the BYTE mode)
      - xx01H (to read the device code in the WORD mode)
    - ID : Code output. Refer to the Product ID code (Manufacturer code / Device code) (Flash Memory).
    - PA: Program address
    - PD: Program data
    - FSA: Erase sector address. The sector to be erased is selected by the combination of this address. Refer to the **Sector Organization / Sector Address Table (Flash Memory)**.
    - BA: Bank address. Refer to the Sector Organization / Sector Address Table (Flash Memory).
    - SPA: Sector group address to be protected. Set sector group address (SGA) and (A6, A1, A0) = (VIL, VIH, VIL). For the sector group address, refer to the **Sector Group Address Table (Flash Memory)**.
    - SUA: Unprotect sector group address. Set sector group address (SGA) and (A6, A1, A0) = ( $V_{IH}$ ,  $V_{IH}$ ,  $V_{IL}$ ). For the sector group address, refer to the **Sector Group Address Table (Flash Memory)**.
    - SD: Data for verifying whether sector groups read from the address specified by SPA, SUA, and EOTPSA are protected.
    - EOTPSA: Extra One Time Protect Sector area addresses.
      - BYTE mode: 3F0000H to 3FFFFFH, WORD mode: 1F8000H to 1FFFFFH
  - 3. The sector group address is don't care except when a program / erase address or read address are
  - **4.** For the operation of the bus, refer to **Bus Operations Table**.
  - 5. × of address bit indicates Vih or Vil.
- 6. Refer to DUAL OPERATION FLASH MEMORY 32M BITS A SERIES Information (M14914E) for Commands of Flash Memory.



## Product ID Code (Manufacturer Code / Device Code) (Flash Memory)

| Product ID Code   |    | Address inputs |    | Output            |
|-------------------|----|----------------|----|-------------------|
|                   | A6 | A1             | A0 | HEX               |
| Manufacturer Code | L  | L              | L  | 10H               |
| Device code       | L  | L              | Н  | 55H (BYTE mode),  |
|                   |    |                |    | 2255H (WORD mode) |

| Product      | t ID Code |     |     |     |     |     |     |     |     | Code | outp | uts |     |     |     |     |     |       |
|--------------|-----------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|-----|-----|-------|
|              |           | I/O  | I/O  | I/O | I/O | I/O | I/O | I/O | I/O | HEX   |
|              |           | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0   |       |
| Manufacturer | Code      | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0   | 1   | 0   | 0   | 0   | 0   | 10H   |
| Device code  | BYTE mode | A-1 | Х   | Х   | Х   | Х   | Х   | Х   | Х   | 0    | 1    | 0   | 1   | 0   | 1   | 0   | 1   | 55H   |
|              | WORD mode | 0   | 0   | 1   | 0   | 0   | 0   | 1   | 0   | 0    | 1    | 0   | 1   | 0   | 1   | 0   | 1   | 2255H |

 $\textbf{Remark} \quad H: V_{IH}, \, L: V_{IL}, \, x: Hi\text{-}Z$ 

**★** Hardware Sequence Flags, Hardware Data Protection (Flash Memory)

Refer to DUAL OPERATION FLASH MEMORY 32M BITS A SERIES Information (M14914E).



## **Electrical Specifications**

Before turning on power, input Vss  $\pm$  0.2 V to the /RESET pin until Vccf  $\geq$  Vccf (MIN.).

## **Absolute Maximum Ratings**

| 1                      |            |              |                         |                                                     |      |
|------------------------|------------|--------------|-------------------------|-----------------------------------------------------|------|
| Parameter              | Symbol     |              | Condition               | Rating                                              | Unit |
| Supply voltage         | Vccf, Vccs | with respect | to Vss                  | -0.5 to +4.0                                        | V    |
| Input / Output voltage | VT         | with respect | /WP(ACC), /RESET        | -0.5 <sup>Note 1</sup> to +13.0                     | V    |
|                        |            | to Vss       | except /WP(ACC), /RESET | -0.5 Note 1 to Vccf, Vccs + 0.4 (4.0 V MAX.) Note 2 |      |
| Ambient operation      | TA         |              |                         | -25 to +85                                          | °C   |
| temperature            |            |              |                         |                                                     |      |
| Storage temperature    | Tstg       |              |                         | -55 to +125                                         | °C   |

**Notes 1.** -2.0 V (MIN.) (pulse width  $\leq 20 \text{ ns}$ )

2. Vccf, Vccs + 0.5 V (MAX.) (pulse width  $\leq$  20 ns)

Caution Exposing the device to stress above those listed in Absolute Maximum Rating could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

## **Recommended Operating Conditions**

| Parameter                     | Symbol     | Condition | MIN. | TYP. | MAX. | Unit |
|-------------------------------|------------|-----------|------|------|------|------|
| Supply voltage                | Vccf, Vccs |           | 2.7  |      | 3.6  | V    |
| Ambient operation temperature | TA         |           | -25  |      | +85  | °C   |



## **DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)**

## Common

| Parameter                 | Symbol | Test condition                          | MIN. | TYP. | MAX.             | Unit |
|---------------------------|--------|-----------------------------------------|------|------|------------------|------|
| High level input voltage  | VIH    |                                         | 2.4  |      | Vccf, Vccs + 0.3 | ٧    |
| Low level input voltage   | VIL    |                                         | -0.3 |      | +0.5             | V    |
| High level output voltage | Vон    | Iон = $-500 \mu$ A, Vccf = Vccf (MIN.), | 2.4  |      |                  | ٧    |
|                           |        | Vccs = Vccs (MIN.)                      |      |      |                  |      |
| Low level output voltage  | Vol    | IoL = +1.0 mA, Vccf = Vccf (MIN.),      |      |      | 0.4              | V    |
|                           |        | Vccs = Vccs (MIN.)                      |      |      |                  |      |
| Input leakage current     | lu     |                                         | -1.0 |      | +1.0             | μΑ   |
| Output leakage current    | ILO    |                                         | -1.0 |      | +1.0             | μΑ   |

## **Flash Memory**

| Parameter                           |               | Symbol                 | Test condition          |                                                                         | MIN.           | TYP. | MAX. | Unit |    |
|-------------------------------------|---------------|------------------------|-------------------------|-------------------------------------------------------------------------|----------------|------|------|------|----|
| Power                               | Read          | BYTE mode              | Icc <sub>1</sub> f      | Vccf = Vccf (MAX.),                                                     | tcycle = 5 MHz |      | 10   | 16   | mA |
| supply                              |               |                        |                         | /CEf = VIL, /OE = VIH                                                   | tcycle = 1 MHz |      | 2    | 4    |    |
| current                             |               | WORD mode              |                         |                                                                         | tcycle = 5 MHz |      | 10   | 16   |    |
|                                     |               |                        |                         |                                                                         | tcycle = 1 MHz |      | 2    | 4    |    |
|                                     | Program,      | Erase                  | Icc2f                   | Vccf = Vccf (MAX.), /CEf =                                              | VIL, /OE = VIH |      | 15   | 30   | mA |
|                                     | Standby       |                        | lcc3f                   | Vccf = Vccf (MAX.), /CEf =                                              | =/RESET =      |      | 0.2  | 5    | μΑ |
|                                     |               |                        |                         | $/WP(ACC) = Vccf \pm 0.3 V$                                             | /OE = VIL      |      |      |      |    |
|                                     | Standby /     | Reset                  | Icc4f                   | Vccf = Vccf (MAX.), /RESET = Vss ± 0.2 V                                |                |      | 0.2  | 5    | μΑ |
|                                     | Automatic     | sleep mode             | Iccsf                   | $V_{IH} = V_{CC}f \pm 0.2 \text{ V}, V_{IL} = V_{SS} \pm 0.2 \text{ V}$ |                |      | 0.2  | 5    | μΑ |
|                                     | Read duri     | ng programming         | Icc6f                   | $V_{IH} = V_{CC}f \pm 0.2 V, V_{IL} = V$                                | ss ± 0.2 V     |      | 21   | 45   | mA |
|                                     | Read duri     | ng erasing             | lcc7f                   | $V_{IH} = V_{CC}f \pm 0.2 V, V_{IL} = V$                                | ss ± 0.2 V     |      | 21   | 45   | mA |
|                                     | Programn      | ning                   | Icc8f                   | /CEf = VIL, /OE = VIH,                                                  |                |      | 17   | 35   | mA |
|                                     | during sus    | spend                  |                         | Automatic programming of                                                | luring suspend |      |      |      |    |
|                                     | Accelerate    | ed                     | IACC                    | /WP (ACC) pin                                                           |                |      | 5    | 10   | mA |
|                                     | programm      | ning                   |                         | Vccf                                                                    |                |      | 15   | 30   |    |
| /RESET high level input voltage Vid |               | VID                    | High Voltage is applied |                                                                         | 11.5           |      | 12.5 | V    |    |
| Accelera                            | ated prograr  | nming voltage          | Vacc                    | High Voltage is applied                                                 |                | 8.5  |      | 9.5  | V  |
| Low Vcc                             | f lock-out ve | oltage <sup>Note</sup> | VLKO                    |                                                                         |                |      |      | 1.7  | V  |

**★ Note** When Vccf is equal to or lower than VLKO, the device ignores all write cycles. Refer to **DUAL OPERATION** FLASH MEMORY 32M BITS A SERIES Information (M14914E).

## SRAM

| Parameter              | Symbol            | Test condition                                                                                                                            |  | TYP. | MAX. | Unit |
|------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|------|------|------|
| Power supply current   | Icc1s             | /CE1s = V <sub>IL</sub> , CE2s = V <sub>IH</sub> , Minimum cycle time, I <sub>VO</sub> = 0 mA                                             |  | ı    | 50   | mA   |
|                        |                   | /CE1s = V <sub>IL</sub> , CE2s = V <sub>IH</sub> , I <sub>I/O</sub> = 0 mA, Cycle time = $\infty$                                         |  | -    | 12   |      |
|                        | Icc2s             | /CE1s $\leq$ 0.2 V, CE2s $\geq$ Vccs $-$ 0.2 V, Cycle time = 1 $\mu$ s,                                                                   |  | -    | 10   |      |
|                        |                   | $I_{\text{I/O}} = 0 \text{ mA}, \text{ V}_{\text{IL}} \le 0.2 \text{ V}, \text{ V}_{\text{IH}} \ge \text{V}_{\text{CCS}} - 0.2 \text{ V}$ |  |      |      |      |
| Standby supply current | I <sub>SB1S</sub> | /CE1s = VIH or CE2s = VIL or /LB = /UB = VIH                                                                                              |  | -    | 0.6  | mA   |
|                        | I <sub>SB2S</sub> | /CE1s ≥ Vccs - 0.2 V, CE2s ≥ Vccs - 0.2 V                                                                                                 |  | 1    | 15   | μΑ   |
|                        |                   | CE2s ≤ 0.2 V                                                                                                                              |  | 1    | 15   |      |
|                        |                   | $/LB = /UB \ge V\cos S - 0.2 \text{ V}, /CE1S \le 0.2 \text{ V}, CE2S \ge V\cos S - 0.2 \text{ V}$                                        |  | 1    | 15   |      |



## AC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)

## **★** AC Test Conditions

## **Flash Memory**

Input Waveform (Rise and Fall Time ≤ 5 ns)



## **Output Waveform**



## **Output Load**

1 TTL + 30 pF

#### **SRAM**

Input Waveform (Rise and Fall Time ≤ 5 ns)



## **Output Waveform**



## **Output Load**

1 TTL + 30 pF

## /CEf, /CE1s, CE2s Timing

| Parameter                      | Symbol | Test Condition | MIN. | TYP. | MAX. | Unit | Notes |
|--------------------------------|--------|----------------|------|------|------|------|-------|
| /CEf, /CE1s, CE2s recover time | tccr   |                | 0    |      |      | ns   |       |



## Read Cycle (Flash Memory)

| Parameter                    | Symbol        | Test Condition          | MIN. | TYP. | MAX. | Unit | Notes |
|------------------------------|---------------|-------------------------|------|------|------|------|-------|
| Read cycle time              | <b>t</b> RC   |                         | 85   |      |      | ns   |       |
| Address access time          | tacc          | /CEf = /OE = VIL        |      |      | 85   | ns   |       |
| /CEf access time             | tcef          | /OE = VIL               |      |      | 85   | ns   |       |
| /OE access time              | toe           | /CEf = V <sub>IL</sub>  |      |      | 40   | ns   |       |
| Output disable time          | <b>t</b> DF   | /OE = VIL or /CEf = VIL |      |      | 30   | ns   |       |
| Output hold time             | tон           |                         | 0    |      |      | ns   |       |
| /RESET pulse width           | <b>t</b> RP   |                         | 500  |      |      | ns   |       |
| /RESET hold time before read | tпн           |                         | 50   |      |      | ns   |       |
| /RESET low to read mode      | tREADY        |                         |      |      | 20   | μs   |       |
| /CEf low to CIOf low, high   | telfl/telfh   |                         |      |      | 5    | ns   |       |
| CIOf low output disable time | <b>t</b> FLQZ |                         |      |      | 30   | ns   |       |
| CIOf high access time        | <b>t</b> FHQV |                         | 85   |      |      | ns   |       |

 $\textbf{Remark} \quad \text{toF is the time from inactivation of /CEf or /OE to Hi-Z state output.}$ 

Data Sheet M14923EJ4V0DS 15



## Write Cycle (Program / Erase) (Flash Memory)

| 1                                        |                          | ı             | 1    | 1    | 1    | 1    |       |
|------------------------------------------|--------------------------|---------------|------|------|------|------|-------|
| Parameter                                |                          | Symbol        | MIN. | TYP. | MAX. | Unit | Notes |
| Write cycle time                         |                          | twc           | 85   |      |      | ns   |       |
| Address setup time (/WE to address)      | <b>t</b> as              | 0             |      |      | ns   |      |       |
| Address setup time (/CEf to address)     |                          | tas           | 0    |      |      | ns   |       |
| Address hold time (/WE to address)       |                          | <b>t</b> ah   | 45   |      |      | ns   |       |
| Address hold time (/CEf to address)      |                          | <b>t</b> AH   | 45   |      |      | ns   |       |
| Input data setup time                    |                          | tos           | 35   |      |      | ns   |       |
| Input data hold time                     |                          | <b>t</b> DH   | 0    |      |      | ns   |       |
| /OE hold time                            | Read                     | tоен          | 0    |      |      | ns   |       |
|                                          | Toggle bit, Data polling |               | 10   |      |      |      |       |
| Read recovery time before write (/OE t   | o /CEf)                  | <b>t</b> GHEL | 0    |      |      | ns   |       |
| Read recovery time before write (/OE t   | o /WE)                   | <b>t</b> GHWL | 0    |      |      | ns   |       |
| /WE setup time (/CEf to /WE)             |                          | tws           | 0    |      |      | ns   |       |
| /CEf setup time (/WE to /CEf)            |                          | tcs           | 0    |      |      | ns   |       |
| /WE hold time (/CEf to /WE)              |                          | twн           | 0    |      |      | ns   |       |
| /CEf hold time (/WE to /CEf)             |                          | tсн           | 0    |      |      | ns   |       |
| Write pulse width                        |                          | twp           | 35   |      |      | ns   |       |
| /CEf pulse width                         |                          | <b>t</b> CP   | 35   |      |      | ns   |       |
| Write pulse width high                   | <b>t</b> wph             | 30            |      |      | ns   |      |       |
| /CEf pulse width high                    | tсрн                     | 30            |      |      | ns   |      |       |
| Byte programming operation time          | <b>t</b> BPG             |               | 9    | 200  | μs   |      |       |
| Word programming operation time          | twpg                     |               | 11   | 200  | μs   |      |       |
| Sector erase operation time              |                          | tser          |      | 0.7  | 5    | S    | 1     |
| Vccf setup time                          |                          | tvcs          | 50   |      |      | μs   |       |
| RY (/BY) recovery time                   |                          | <b>t</b> RB   | 0    |      |      | ns   |       |
| /RESET pulse width                       |                          | <b>t</b> RP   | 500  |      |      | ns   |       |
| /RESET high-voltage (VID) hold time from | om high of RY(/BY)       | <b>t</b> rrb  | 20   |      |      | μs   |       |
| when sector group is temporarily unpro   | otect                    |               |      |      |      |      |       |
| /RESET hold time                         |                          | <b>t</b> RH   | 50   |      |      | ns   |       |
| From completion of automatic program     | n / erase to data        | <b>t</b> EOE  |      |      | 85   | ns   |       |
| output time                              |                          |               |      |      |      |      |       |
| RY (/BY) delay time from valid program   | n or erase operation     | <b>t</b> BUSY |      |      | 90   | ns   |       |
| Address setup time to /OE low in toggl   | e bit                    | taso          | 15   |      |      | ns   |       |
| Address hold time to /CEf or /OE high    | <b>t</b> aht             | 0             |      |      | ns   |      |       |
| /CEf pulse width high for toggle bit     | <b>t</b> CEPH            | 20            |      |      | ns   |      |       |
| /OE pulse width high for toggle bit      | <b>t</b> oeph            | 20            |      |      | ns   |      |       |
| Voltage transition time                  | <b>t</b> vLHT            | 4             |      |      | μs   | 2    |       |
| Rise time to V <sub>ID</sub> (/RESET)    | tvidr                    | 500           |      |      | ns   | 3    |       |
| Rise time to V <sub>ACC</sub> (/WP(ACC)) |                          | tvaccr        | 500  |      |      | ns   | 2     |
| Erase timeout time                       |                          | <b>t</b> TOW  | 50   |      |      | μs   | 4     |
| Erase suspend transition time            |                          | tspd          |      |      | 20   | μs   | 4     |

**Notes 1.** The preprogramming time prior to the erase operation is not included.

- 2. Sector group protection and accelerated mode only
- 3. Sector group protection only.
- 4. Table only.



Write Operation (Program / Erase) Performance (Flash Memory)

| Parameter                    | Description                     |                                            | MIN.    | TYP. | MAX. | Unit   |
|------------------------------|---------------------------------|--------------------------------------------|---------|------|------|--------|
| Sector erase time            | Excludes programming time prior | to erasure                                 |         | 0.7  | 5    | S      |
| Chip erase time              | Excludes programming time prior | Excludes programming time prior to erasure |         | 50   |      | s      |
| Byte programming time        | Excludes system-level overhead  | Excludes system-level overhead             |         | 9    | 200  | μs     |
| Word programming time        | Excludes system-level overhead  |                                            |         | 11   | 200  | μs     |
| Chip programming time        | Excludes system-level overhead  | BYTE mode                                  |         | 40   |      | s      |
|                              |                                 | WORD mode                                  |         | 25   |      |        |
| Accelerated programming time | Excludes system-level overhead  |                                            |         | 7    | 150  | μs     |
| Erase / Program cycle        |                                 |                                            | 100,000 |      |      | cycles |



## Read Cycle (SRAM)

| Parameter                       | Symbol           | MIN. | MAX. | Unit | Notes |
|---------------------------------|------------------|------|------|------|-------|
| Read cycle time                 | trc              | 70   |      | ns   |       |
| Address access time             | <b>t</b> AA      |      | 70   | ns   |       |
| /CE1s access time               | <b>t</b> co1     |      | 70   | ns   |       |
| CE2s access time                | tco2             |      | 70   | ns   |       |
| /OE to output valid             | toe              |      | 35   | ns   |       |
| /LB, /UB to output valid        | tва              |      | 70   | ns   |       |
| Output hold from address change | toн              | 10   |      | ns   |       |
| /CE1s to output in Low-Z        | t <sub>LZ1</sub> | 10   |      | ns   |       |
| CE2s to output in Low-Z         | tlz2             | 10   |      | ns   |       |
| /OE to output in Low-Z          | tolz             | 0    |      | ns   |       |
| /LB, /UB to output in Low-Z     | <b>t</b> BLZ     | 10   |      | ns   |       |
| /CE1s to output in Hi-Z         | t <sub>HZ1</sub> |      | 25   | ns   |       |
| CE2s to output in Hi-Z          | t <sub>HZ2</sub> |      | 25   | ns   |       |
| /OE to output in Hi-Z           | tонz             |      | 25   | ns   |       |
| /LB, /UB to output in Hi-Z      | tвнz             |      | 25   | ns   |       |

# Write Cycle (SRAM)

| Parameter                       | Symbol      | MIN. | MAX. | Unit | Notes |
|---------------------------------|-------------|------|------|------|-------|
| Write cycle time                | twc         | 70   |      | ns   |       |
| /CE1s to end of write           | tcw1        | 55   |      | ns   |       |
| CE2s to end of write            | tcw2        | 55   |      | ns   |       |
| /LB, /UB to end of write        | <b>t</b> bw | 55   |      | ns   |       |
| Address valid to end of write   | taw         | 55   |      | ns   |       |
| Address setup time              | tas         | 0    |      | ns   |       |
| Write pulse width               | twp         | 50   |      | ns   |       |
| Write recovery time             | twr         | 0    |      | ns   |       |
| Data valid to end of write      | tow         | 30   |      | ns   |       |
| Data hold time                  | <b>t</b> DH | 0    |      | ns   |       |
| /WE to output in Hi-Z           | twнz        |      | 25   | ns   |       |
| Output active from end of write | tow         | 5    |      | ns   |       |



## Low Vcc Data Retention Characteristics (SRAM)

| Parameter                               | Symbol     | Test Condition                                                  | MIN.     | TYP. | MAX. | Unit |
|-----------------------------------------|------------|-----------------------------------------------------------------|----------|------|------|------|
| Data retention supply voltage           | Vccdr1     | $/CE1s \ge Vccs - 0.2 \text{ V}, CE2s \ge Vccs - 0.2 \text{ V}$ | 1.0      |      | 3.6  | V    |
|                                         | Vccdr2     | CE2s ≤ 0.2 V                                                    | 1.0      |      | 3.6  |      |
|                                         | Vccdr3     | /LB = /UB ≥ Vccs - 0.2 V,                                       | 1.0      |      | 3.6  |      |
|                                         |            | /CE1s ≤ 0.2 V, CE2s ≥ Vccs − 0.2 V                              |          |      |      |      |
| Data retention supply current           | ICCDR1     | Vccs = 1.5 V, /CE1s ≥ Vccs - 0.2 V,                             |          | 0.5  | 6    | μΑ   |
|                                         |            | CE2s ≥ Vccs - 0.2 V                                             |          |      |      |      |
|                                         | ICCDR2     | Vccs = 1.5 V, CE2s ≤ 0.2 V                                      |          | 0.5  | 6    |      |
|                                         | ICCDR3     | $Vccs = 1.5 \text{ V}, /LB = /UB \ge Vccs - 0.2 \text{ V},$     |          | 0.5  | 6    |      |
|                                         |            | /CE1s ≤ 0.2 V, CE2s ≥ Vccs – 0.2 V                              |          |      |      |      |
| Chip deselection to data retention mode | tcdr       |                                                                 | 0        |      |      | ns   |
| Operation recovery time                 | <b>t</b> R |                                                                 | trc Note |      |      | ns   |

 $\textbf{Note} \;\; \mathsf{trc} : \mathsf{Read} \; \mathsf{cycle} \; \mathsf{time}$ 

Data Sheet M14923EJ4V0DS 19

Figure 1. Alternating SRAM to Flash Memory Timing Chart



Figure 2. Read Cycle Timing Chart 1 (Flash Memory)



Figure 3. Read Cycle Timing Chart 2 (Flash Memory)





Figure 4. Sector Group Protection Timing Chart (Flash Memory)

**Note** The sector group protection verification result is output.

01H: The sector group is protected.

00H: The sector group is not protected.



Figure 5. Temporary Sector Group Unprotect Timing Chart (Flash Memory)

/WP (ACC) (Input)

/WE (Input)

/CEf (Input)

RY (/BY) (Output)

Accelerated mode period

Figure 6. Accelerated Mode Timing Chart (Flash Memory)





Address (Input)

Addres

Figure 8. Write Cycle Timing Chart (/WE Controlled) (Flash Memory)

- **Remarks 1.** This timing chart shows the last two write cycles among the program command sequence's four write cycles, and data polling.
  - 2. This timing chart shows the WORD mode's case. In the BYTE mode, address to be input are different from the WORD mode. See Command Sequence (Flash Memory).
  - 3. PA: Program address

PD: Program data

/I/O7 : The output of the complement of the data written to the device.

Dout: The output of the data written to the device.

(3rd and 4th write cycle) (Data polling) tas twc Address (Input) 555H PΑ PΑ t<sub>AH</sub> **t**CP /CEf (Input) **t**CEf /OE (Input) tbpg or twpg /WE (Input) I/O (Input / Output) /I/O7 Dоит Dout

Figure 9. Write Cycle Timing Chart (/CEf Controlled) (Flash Memory)

- **Remarks 1.** This timing chart shows the last two write cycles among the program command sequence's four write cycles, and data polling.
  - 2. This timing chart shows the WORD mode's case. In the BYTE mode, address to be input are different from the WORD mode. See Command Sequence (Flash Memory).
  - 3. PA: Program address

PD: Program data

/I/O7: The output of the complement of the data written to the device.

Dout: The output of the data written to the device.



Figure 10. Sector / Chip Erase Timing Chart (Flash Memory)

**Note** FSA is the sector address to be erased. In the case of chip erase, input 555H (WORD mode), AAAH (BYTE mode).

**Remark** This timing chart shows the WORD mode's case. In the BYTE mode, address to be input are different from the WORD mode. See **Command Sequence (Flash Memory)**..



Figure 11. Data Polling Timing Chart (Flash Memory)

Note I/O7 = Dout: True value of program data (indicates completion of automatic program / erase)



Address (Input) **TAHT** t<sub>AS</sub> **t**AHT /CEf (Input) -taso **t**CEPH /WE (Input) **t**OEH /OE (Input) t<sub>DH</sub> Valid Stop I/O6, I/O2 (Input / Output) Toggle Input data Toggle Toggle toggling data out **t**BUSY RY (/BY) (Output)

Figure 12. Toggle Bit Timing Chart (Flash Memory)

Note I/O6 stops the toggle (indicates automatic program / erase completion).

Figure 13. I/O2 vs. I/O6 Timing Chart (Flash Memory)



Figure 14. RY (/BY) (Ready / Busy) Timing Chart (Flash Memory)



Figure 15. /RESET and RY (/BY) Timing Chart (Flash Memory)



Data Sheet M14923EJ4V0DS

Figure 16. Write CIOf Timing Chart (Flash Memory)



Figure 17. BYTE mode Switching Timing Chart (Flash Memory)



Figure 18. WORD mode Switching Timing Chart (Flash Memory)



trc Address (Input) **t**AA tон /CE1s (Input) **t**co1 **t**HZ1 **t**LZ1 CE2s (Input) **t**CO2 **t**LZ2 **t**HZ2 /OE (Input) toe **t**onz tolz /LB, /UB (Input) **t**BA **t**BHZ **t**BLZ Hi-Z I/O (Output) Data out

Figure 19. Read Cycle Timing Chart (SRAM)

**Remark** In read cycle, /WE should be fixed to high level.



Figure 20. Write Cycle Timing Chart 1 (/WE Controlled) (SRAM)

- Cautions 1. During address transition, at least one of pins /CE1s, CE2s, /WE should be inactivated.
  - 2. Do not input data to the I/O pins while they are in the output state.
- **Remarks 1.** Write operation is done during the overlap time of a low level /CE1s, /WE, /LB and/or /UB, and a high level CE2s.
  - 2. If /CE1s changes to low level at the same time or after the change of /WE to low level, or if CE2s changes to high level at the same time or after the change of /WE to low level, the I/O pins will remain Hi-Z state.
  - 3. When /WE is at low level, the I/O pins are always Hi-Z. When /WE is at high level, read operation is executed. Therefore /OE should be at high level to make the I/O pins Hi-Z.



Figure 21. Write Cycle Timing Chart 2 (/CE1s Controlled) (SRAM)

- Cautions 1. During address transition, at least one of pins /CE1s, CE2s, /WE should be inactivated.
  - 2. Do not input data to the I/O pins while they are in the output state.

**Remark** Write operation is done during the overlap time of a low level /CE1s, /WE, /LB and/or /UB, and a high level CE2s.



Figure 22. Write Cycle Timing Chart 3 (CE2s Controlled) (SRAM)

Cautions 1. During address transition, at least one of pins /CE1s, CE2s, /WE should be inactivated.

2. Do not input data to the I/O pins while they are in the output state.

**Remark** Write operation is done during the overlap time of a low level /CE1s, /WE, /LB and/or /UB, and a high level CE2s.



Figure 23. Write Cycle Timing Chart 4 (/LB, /UB Controlled) (SRAM)

- Cautions 1. During address transition, at least one of pins /CE1s, CE2s, /WE should be inactivated.
  - 2. Do not input data to the I/O pins while they are in the output state.

**Remark** Write operation is done during the overlap time of a low level /CE1s, /WE, /LB and/or /UB, and a high level CE2s.



Figure 24. Data Retention Timing Chart 1 (/CE1s Controlled) (SRAM)

**Remark** On the data retention mode by controlling /CE1s, the input level of CE2s must be  $\geq$  Vccs - 0.2 V or  $\leq$  0.2 V. The other pins (Address, I/O, /WE, /OE, /LB, /UB) can be in Hi-Z state.



Figure 25. Data Retention Timing Chart 2 (CE2s Controlled) (SRAM)

**Remark** On the data retention mode by controlling CE2s, the other pins (/CE1s, Address, I/O, /WE, /OE, /LB, /UB) can be in Hi-Z state.





Figure 26. Data Retention Timing Chart 3 (/LB, /UB Controlled) (SRAM)

**Remark** On the data retention mode by controlling /LB and /UB, the input level of /CE1s and CE2s must be  $\geq Vccs - 0.2 \text{ V}$  or  $\leq 0.2 \text{ V}$ . The other pins (Address, I/O, /WE, /OE) can be in Hi-Z state.

## ★ Flow Charts (Flash Memory)

Refer to DUAL OPERATION FLASH MEMORY 32M BITS A SERIES Information (M14914E).



## **CFI Code List**

(1/2)

| Address A6 to A0 | Data I/O15 to I/O0 | Description                                                 |
|------------------|--------------------|-------------------------------------------------------------|
| 10H              | 0051H              | "QRY" (ASCII code)                                          |
| 11H              | 0052H              |                                                             |
| 12H              | 0059H              |                                                             |
| 13H              | 0002H              | Main command set                                            |
| 14H              | 0000H              | 2 : AMD/FJ standard type                                    |
| 15H              | 0040H              | Start address of PRIMARY table                              |
| 16H              | 0000H              |                                                             |
| 17H              | 0000H              | Auxiliary command set                                       |
| 18H              | 0000H              | 00H : Not supported                                         |
| 19H              | 0000H              | Start address of auxiliary algorithm table                  |
| 1AH              | 0000H              |                                                             |
| 1BH              | 0027H              | Minimum Vccf voltage (program / erase)                      |
|                  |                    | I/O7 to I/O4 : 1 V/bit                                      |
|                  |                    | I/O3 to I/O0 : 100 mV/bit                                   |
| 1CH              | 0036H              | Maximum Vccf voltage (program / erase)                      |
|                  |                    | I/O7 to I/O4 : 1 V/bit                                      |
|                  |                    | I/O3 to I/O0 : 100 mV/bit                                   |
| 1DH              | 0000H              | Minimum VPP voltage                                         |
| 1EH              | 0000H              | Maximum VPP voltage                                         |
| 1FH              | 0004H              | Typical word program time (2 N $\mu$ s)                     |
| 20H              | 0000H              | Typical buffer program time (2 <sup>N</sup> μs)             |
| 21H              | 000AH              | Typical sector erase time (2 N ms)                          |
| 22H              | 0000H              | Typical chip erase time (2 <sup>N</sup> ms)                 |
| 23H              | 0005H              | Maximum word program time (typical time × 2 N)              |
| 24H              | 0000H              | Maximum buffer program time (typical time × 2 N)            |
| 25H              | 0004H              | Maximum sector erasing time (typical time × 2 N)            |
| 26H              | 0000H              | Maximum chip erasing time (typical time × 2 N)              |
| 27H              | 0016H              | Capacity (2 N Bytes)                                        |
| 28H              | 0002H              | I/O information                                             |
| 29H              | 0000H              | 2: ×8/×16-bit organization                                  |
| 2AH              | 0000H              | Maximum number of bytes when two banks are programmed (2 N) |
| 2BH              | 0000H              |                                                             |
| 2CH              | 0002H              | Type of erase block                                         |
| 2DH              | 0007H              | Information about erase block 1                             |
| 2EH              | 0000H              | Bit0 to 15 : y = number of sectors                          |
| 2FH              | 0020H              | Bit16 to 31 : z = size                                      |
| 30H              | 0000H              | (Z × 256 Bytes)                                             |

(2/2)

| Address A6 to A0 | Data I/O15 to I/O0 | Description                        |
|------------------|--------------------|------------------------------------|
| 31H              | 003EH              | Information about erase block 2    |
| 32H              | 0000H              | bit0 to 15 : y = number of sectors |
| 33H              | 0000H              | bit16 to 31 : z = size             |
| 34H              | 0001H              | (z × 256 Bytes)                    |
| 40H              | 0050H              | "PRI" (ASCII code)                 |
| 41H              | 0052H              |                                    |
| 42H              | 0049H              |                                    |
| 43H              | 0031H              | Main version (ASCII code)          |
| 44H              | 0032H              | Minor version (ASCII code)         |
| 45H              | 0000H              | Address during command input       |
|                  |                    | 00H : Necessary                    |
|                  |                    | 01H : Unnecessary                  |
| 46H              | 0002H              | Temporary erase suspend function   |
|                  |                    | 00H : Not supported                |
|                  |                    | 01H : Read only                    |
|                  |                    | 02H : Read / Program               |
| 47H              | 0001H              | Sector group protection            |
|                  |                    | 00H : Not supported                |
|                  |                    | 01H : Supported                    |
| 48H              | 0001H              | Temporary sector group protection  |
|                  |                    | 00H : Not supported                |
|                  |                    | 01H : Supported                    |
| 49H              | 0004H              | Sector group protection algorithm  |
| 4AH              | 00xxH              | Number of sectors of bank 2        |
|                  |                    | 00H : Not supported                |
|                  |                    | 38H : MC-222262-X                  |
| 4BH              | 0000H              | Burst mode                         |
|                  |                    | 00H : Not supported                |
| 4CH              | 0000H              | Page mode                          |
|                  |                    | 00H : Not supported                |
| 4DH              | 0085H              | Minimum Vacc voltage               |
|                  |                    | I/O7 to I/O4 : 1 V/bit             |
|                  |                    | I/O3 to I/O0 : 100 mV/bit          |
| 4EH              | 0095H              | Maximum Vacc voltage               |
|                  |                    | I/O7 to I/O4 : 1 V/bit             |
|                  |                    | I/O3 to I/O0 : 100 mV/bit          |
| 4FH              | Hxx00              | Boot organization                  |
|                  |                    | 03H : Top boot                     |
| 50H              | 0001H              | Temporary program suspend function |
|                  |                    | 00H : Not supported                |
|                  |                    | 01H : Supported                    |

## **Package Drawing**

# **77-PIN TAPE FBGA (12x7)**





| ITEM | MILLIMETERS |
|------|-------------|
| D    | 7.0±0.1     |
| Е    | 12.0±0.1    |
| w    | 0.2         |
| Α    | 1.1±0.1     |
| A1   | 0.26±0.05   |
| A2   | 0.84        |
| е    | 0.8         |
| b    | 0.45±0.05   |
| х    | 0.08        |
| у    | 0.1         |
| y1   | 0.1         |
| ZD   | 0.7         |
| ZE   | 0.8         |
|      |             |

P77F9-80-BT3



# **Recommended Soldering Conditions**

Please consult with our sales offices for soldering conditions of the MC-222262-X.

# **Type of Surface Mount Device**

MC-222262F9-BT3 : 77-pin TAPE FBGA (12  $\times$  7)

Data Sheet M14923EJ4V0DS 37



**Revision History** 

| Edition/     | Pa         | ge         | Type of      | Location                          | Description                                     |
|--------------|------------|------------|--------------|-----------------------------------|-------------------------------------------------|
| Date         | This       | Previous   | revision     |                                   | (Previous edition $\rightarrow$ This edition)   |
|              | edition    | edition    |              |                                   |                                                 |
| 4th edition/ | Throughout | Throughout | Modification |                                   | Preliminary Data Sheet $\rightarrow$ Data Sheet |
| March 2002   | _          | p.5, 6     | Deletion     |                                   | CONTENTS                                        |
|              | p.5        | p.7        | Addition     | Bus Operations Table              | Remark 3                                        |
|              | -          | p.7 to 9   | Deletion     | 1. Bus Operations,                | Explanation                                     |
|              |            | p.12 to 19 |              | 3. Commands,                      |                                                 |
|              |            | p.20 to 22 |              | 4. Hardware Sequence Flags,       |                                                 |
|              |            | p.23       |              | 5. Hardware Data Protection       |                                                 |
|              | p.8        | 1          | Addition     |                                   | Sector Group Address Table                      |
|              | p.10       | p.13       | Modification | Command Sequence                  | Remark 2: SPA, SUA                              |
|              |            |            | Addition     |                                   | Remark 6                                        |
|              | p.11       | -          | Addition     |                                   | Reference comment of information                |
|              | p.12       | p.24       | Deletion     | Electrical Specifications         | Capacitance                                     |
|              | p.13       | p.25       | Modification | DC Characteristics (Flash Memory) | Note: Reference comment of information          |
|              | p.14       | p.26       | Modification | AC Test Conditions                | Divided Flash Memory and SRAM                   |
|              | p.26       | p.38       | Modification | Figure 17                         | Range of tacc                                   |
|              |            |            |              | Figure 18                         | Range of tcef and trhov                         |
|              | -          | p.46 to 50 | Deletion     |                                   | 8. Flow Chart                                   |
|              | p.33       | Ī          | Addition     |                                   | Reference comment of information                |

#### NOTES FOR CMOS DEVICES

#### 1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

## 2 HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.



#### **Related Documents**

| Document Name                                             | Document Number |
|-----------------------------------------------------------|-----------------|
| DUAL OPERATION FLASH MEMORY 32M BITS A SERIES Information | M14914E         |

- The information in this document is current as of March, 2002. The information is subject to change
  without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data
  books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products
  and/or types are available in every country. Please check with an NEC sales representative for
  availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of
  third parties by or arising from the use of NEC semiconductor products listed in this document or any other
  liability arising from the use of such products. No license, express, implied or otherwise, is granted under any
  patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).

M8E 00.4