

# IXDN402 / IXDI402 / IXDF402

# 2 Ampere Dual Low-Side Ultrafast MOSFET Drivers

#### **Features**

- Built using the advantages and compatibility of CMOS and IXYS HDMOS™ processes
- Latch-Up Protected Over Entire Operating Range
- High Peak Output Current: 2A Peak • Wide Operating Range: 4.5V to 25V
- High Capacitive Load Drive Capability: 1000pF in <10ns
- · Matched Rise And Fall Times
- Low Propagation Delay Time
- Low Output Impedance
- Low Supply Current
- Two Drivers in Single Chip

## **Applications**

- Driving MOSFETs and IGBTs
- Motor Controls
- Line Drivers
- Pulse Generators
- Local Power ON/OFF Switch
- Switch Mode Power Supplies (SMPS)
- · DC to DC Converters
- Pulse Transformer Driver
- Class D Switching Amplifiers

## **General Description**

The IXDN402/IXDI402/IXDF402 consists of two 2 Amp CMOS high speed MOSFET drivers. Each output can source and sink 2A of peak current while producing voltage rise and fall times of less than 15ns to drive the latest IXYS MOSFETs & IGBTs. The input of the driver is TTL or CMOS compatible and is fully immune to latch up over the entire operating range. A patent-pending circuit virtually eliminates cross conduction and current shoot-through. Improved speed and drive capabilities are further enhanced by very low and matched rise and fall times.

The IXDN402 is configured as a dual non-inverting gate driver, the IXDI402 as a dual inverting gate driver, and the IXDF402 as a dual inverting + non-inverting gate driver.

The IXDN402/IXDI402/IXDF402 family are available in the standard 8 pin P-DIP (PI), SOP-8 (SIA) and SOP-16 (SIA-16) packages. For enhanced thermal performance, the SOP-8 and SOP-16 are also available with an exposed grounded backmetal package as the SI and SI-16 respectively.

#### **Ordering Information**

| Part Number   | Package Type                        | Temp. Range                         | Configuration |
|---------------|-------------------------------------|-------------------------------------|---------------|
| IXDN402PI     | 8-Pin PDIP                          |                                     |               |
| IXDN402SI     | 8-Pin SOIC with Grounded Backmetal  | FF0C to                             |               |
| IXDN402SIA    | 8-Pin SOIC -55°C to                 |                                     | Dual Non      |
| IXDN402SI-16  | 16-Pin SOIC with Grounded Backmetal | +125°C                              | Inverting     |
| IXDN402SIA-16 | 16-Pin SOIC                         |                                     |               |
| IXDI402PI     | 8-Pin PDIP                          |                                     |               |
| IXDI402SI     | 8-Pin SOIC with Grounded Backmetal  | FF0C to                             |               |
| IXDI402SIA    | 8-Pin SOIC                          | -55°C to Du                         |               |
| IXDI402SI-16  | 16-Pin SOIC with Grounded Backmetal | SOIC with Grounded Backmetal +125°C |               |
| IXDI402SIA-16 | 16-Pin SOIC                         |                                     |               |
| IXDF402PI     | 8-Pin PDIP                          |                                     |               |
| IXDF402SI     | 8-Pin SOIC with Grounded Backmetal  | -55°C to Inverting + Non            |               |
| IXDF402SIA    | 8-Pin SOIC                          |                                     |               |
| IXDF402SI-16  | 16-Pin SOIC with Grounded Backmetal | +125°C Inverting                    |               |
| IXDF402SIA-16 | 16-Pin SOIC                         |                                     |               |

NOTE: Mounting or solder tabs on all packages are connected to ground



Figure 1 - IXDN402 Dual 2A Non-Inverting Gate Driver Functional Block Diagram



Figure 2 - IXDI402 Dual Inverting 2A Gate Driver Functional Block Diagram



Figure 3 - IXDF402 Inverting + Non-Inverting 2A Gate Driver Functional Block Diagram



\* Patent Pending

Max

Units



# **Absolute Maximum Ratings** (Note 1)

| Parameter                 | Value                             |  |
|---------------------------|-----------------------------------|--|
| Supply Voltage            | 25 V                              |  |
| All Other Pins            | -0.3 V to V <sub>CC</sub> + 0.3 V |  |
| Junction Temperature      | 150 °C                            |  |
| Storage Temperature       | -65 °C to 150 °C                  |  |
| Lead Temperature (10 sec) | 300 °C                            |  |

# **Operating Ratings**

| Parameter                               | Value                                    |
|-----------------------------------------|------------------------------------------|
| Operating Temperature Range             | -55 <sup>O</sup> C to 125 <sup>O</sup> C |
| Thermal Impedance (To Ambient)          |                                          |
| 8 Pin PDIP (PI) ( $\theta_{JA}$ )       | 130 °C/W                                 |
| 8 Pin SOIC (SIA) ( $\theta_{JA}$ )      | 120 <sup>O</sup> C/W                     |
| 16 Pin SOIC (SIA-16) (θ <sub>JA</sub> ) | 120 °C/W                                 |

Typ

Min

25

4.5

26

18

1

0

30

25

3

10

10

ns

V

mΑ

μΑ

μΑ

#### **Electrical Characteristics**

**Parameter** 

Symbol

**t**OFFDLY

 $V_{CC}$ 

 $I_{CC}$ 

Unless otherwise noted,  $T_A = 25 \,^{\circ}\text{C}$ ,  $4.5\text{V} \le \text{V}_{\text{CC}} \le 25\text{V}$ . All voltage measurements with respect to GND. IXDD402 configured as described in *Test Conditions*. All specifications are for one channel.

 $V_{\text{IH}}$ 3 High input voltage  $V_{\mathsf{IL}}$ 2.4 Low input voltage  $V_{IN}$ -5  $V_{CC} + 0.3$ V Input voltage range  $0V \le V_{IN} \le V_{CC}$ -10 10  $I_{IN}$ Input current μΑ  $V_{OH}$ High output voltage V<sub>CC</sub> - 0.025 V  $V_{OL}$ Low output voltage 0.025  $R_{OH}$ Output resistance  $V_{CC} = 18V$ 3.7 4 Ω @ Output high  $R_{OL}$  $V_{CC} = 18V$ 2.5 3 Output resistance Ω @ Output Low V<sub>CC</sub> is 18V 2  $I_{PEAK}$ Peak output current Α Continuous output 1 Α  $I_{DC}$ current Rise time C<sub>1</sub>=1000pF Vcc=18V 7 8 10  $t_R$ ns Fall time C<sub>1</sub>=1000pF Vcc=18V 7 8 9  $t_{\text{F}}$ ns On-time propagation C<sub>L</sub>=1000pF Vcc=18V 27 28 32 tondly ns

C<sub>L</sub>=1000pF Vcc=18V

 $V_{IN} = 3.5V$ 

 $V_{IN} = + V_{CC}$ 

 $V_{IN} = 0V$ 

**Test Conditions** 

Specifications Subject To Change Without Notice

Off-time propagation

Power supply voltage

Power supply current



## **Pin Description**

| SYMBOL | FUNCTION         | DESCRIPTION                                                                                                                                                                                                    |  |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IN A   | A Channel Input  | A Channel Input signal-TTL or CMOS compatible.                                                                                                                                                                 |  |
| GND    | Ground           | The system ground pin. Internally connected to all circuitry, this pin provides ground reference for the entire chip. This pin should be connected to a low noise analog ground plane for optimum performance. |  |
| IN B   | B Channel Input  | B Channel Input signal-TTL or CMOS compatible.                                                                                                                                                                 |  |
| OUT B  | B Channel Output | B Channel Driver output. For application purposes, this pin is connected via a resistor to a gate of a MOSFET/IGBT.                                                                                            |  |
| VCC    | Supply Voltage   | Positive power-supply voltage input. This pin provides power to the entire chip. The range for this voltage is from 4.5V to 25V.                                                                               |  |
| OUT A  | A Channel Output | A Channel Driver output. For application purposes, this pin is connected via a resistor to a gate of a MOSFET/IGBT.                                                                                            |  |

CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD procedures when handling and assembling this component.

**Note 1:** Operating the device beyond the parameters listed as "Absolute Maximum Ratings" may cause permanent damage to the device. Typical values indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. The guaranteed specifications apply only for the test conditions listed. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

Figure 4 - Characteristics Test Diagram





# **Typical Performance Characteristics**





















































#### PIN CONFIGURATIONS







Supply Bypassing, Grounding Practices And Output Lead inductance

When designing a circuit to drive a high speed MOSFET utilizing the IXDN402/IXDI402/IXDF402, it is very important to observe certain design criteria in order to optimize performance of the driver. Particular attention needs to be paid to **Supply Bypassing**, **Grounding**, and minimizing the **Output Lead Inductance**.

Say, for example, we are using the IXDN402 to charge a 1500pF capacitive load from 0 to 25 volts in 25ns.

Using the formula: I=  $\Delta$ V C /  $\Delta$ t, where  $\Delta$ V=25V C=1500pF &  $\Delta$ t=25ns, we can determine that to charge 1500pF to 25 volts in 25ns will take a constant current of 1.5A. (In reality, the charging current won't be constant, and will peak somewhere around 2A).

#### **SUPPLY BYPASSING**

In order for our design to turn the load on properly, the IXDN402 must be able to draw this 1.5A of current from the power supply in the 25ns. This means that there must be very low impedance between the driver and the power supply. The most common method of achieving this low impedance is to bypass the power supply at the driver with a capacitance value that is an order of magnitude larger than the load capacitance. Usually, this would be achieved by placing two different types of bypassing capacitors, with complementary impedance curves, very close to the driver itself. (These capacitors should be carefully selected and should have low inductance, low resistance and high-pulse current-service ratings). Lead lengths may radiate at high frequency due to inductance, so care should be taken to keep the lengths of the leads between these bypass capacitors and the IXDN402 to an absolute minimum.

#### **GROUNDING**

In order for the design to turn the load off properly, the IXDN402 must be able to drain this 1.5A of current into an adequate grounding system. There are three paths for returning current that need to be considered: Path #1 is between the IXDN402 and its load. Path #2 is between the IXDN402 and its power supply. Path #3 is between the IXDN402 and whatever logic is driving it. All three of these paths should be as low in resistance and inductance as possible, and thus as short as practical. In addition, every effort should be made to keep these three ground paths distinctly separate. Otherwise, the returning ground current from the load may develop a voltage that would have a detrimental effect on the logic line driving the IXDN402.

#### **OUTPUTLEAD INDUCTANCE**

Of equal importance to Supply Bypassing and Grounding are issues related to the Output Lead Inductance. Every effort should be made to keep the leads between the driver and its load as short and wide as possible. If the driver must be placed farther than 2" (5mm) from the load, then the output leads should be treated as transmission lines. In this case, a twisted-pair should be considered, and the return line of each twisted pair should be placed as close as possible to the ground pin of the driver, and connected directly to the ground terminal of the load.









IXYS Corporation 3540 Bassett St; Santa Clara, CA 95054 Tel: 408-982-0700; Fax: 408-496-0670 e-mail: sales@ixys.net www.ixys.com

IXYS Semiconductor GmbH Edisonstrasse15; D-68623; Lampertheim Tel: +49-6206-503-0; Fax: +49-6206-503627 e-mail: marcom@ixys.de

Directed Energy, Inc.
An IXYS Company
2401 Research Blvd. Ste. 108, Ft. Collins, CO 80526
Tel: 970-493-1901; Fax: 970-493-1903
e-mail: deiinfo@directedenergy.com
www.directedenergy.com