GENLINX ${ }^{\text {TM }}$ II GX9533 Serial Digital 8x9 Crosspoint

## FEATURES

- operation beyond 622Mb/s
- accepts SMPTE and PECL input levels
- fully differential signal path
- on-chip PECL current loads eliminate need for external pull-down resistors
- capable of driving $100 \Omega$ differential loads
- very low 500 mW power consumption
- additional expansion port input for construction of larger matrices
- auxiliary monitoring output
- easy to configure
- double latched address inputs with separate load and configure
- TTL/CMOS compatible control logic inputs
- single 5V power supply


## APPLICATIONS

Serial digital video switching; datacom or telecom switching.

## DESCRIPTION

The GX9533 is a high speed $8 \times 9$ serial digital crosspoint. An expansion input port eases the design of larger switching matrices by reducing PCB layers and eliminating the need for cascaded secondary switching. Decode logic and double level latching to configure the matrix are included on chip. Separate LOAD and CONFIGURE inputs allow for asynchronous configuration and synchronous switching. These latches can also be made transparent for asynchronous switching by pulling the LOAD and CONFIGURE pins high.

In the power saving (PS) mode, the GX9533 has a very low power consumption of 500 mW . This is accomplished by driving a 400 mV output swing into the on-chip $200 \Omega$ differential load termination in the expansion port of the next GX9533. This architecture provides a significant power savings and the elimination of external load resistors or impedance matching resistors. In applications where standard PECL levels are necessary, the GX9533 can be configured in "PECL Mode", to drive 800 mV p-p into a $100 \Omega$ differential load. The power consumption in this mode increases to 860 mW .

ORDERING INFORMATION

| PART NUMBER | PACKAGE | TEMPERATURE |
| :---: | :---: | :---: |
| GX9533-CQY | 100 pin MQFP Tray | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| GX9533-CTY | 100 pin MQFP Tape | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |



Revision Date: August 1999

ABSOLUTE MAXIMUM RATINGS

| PARAMETER | VALUE |
| :--- | ---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$ | 5.5 V |
| Input Voltage Range (any input) | -0.3 to $\left(\mathrm{V}_{\mathrm{CC}}+0.3\right) \mathrm{V}$ |
| Power Dissipation | 975 mW |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature Range (soldering, 10 sec ) | $260^{\circ} \mathrm{C}$ |

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise shown.

| PARAMETER |  | CONDITION | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  | 4.75 | 5.0 | 5.25 | V |  |
| ECL Input VoItage Swing |  | 200 | 800 | 1200 | mV p-p |  |
| ECL Common Mode Input Voltage Range | with 1200 mV input signal swing | 2500 | - | $V_{\text {CC }}-600$ | mV |  |
| Logic Input Voltage | High |  | 2.0 | - | $V_{\text {CC }}$ | V |
|  | Low |  | 0 | - | 0.8 | V |

## POWER SAVE 1 MODE

$R_{\text {SET }}=4 k \Omega$

| PARAMETER |  | CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  | $R_{L}=100 \Omega$ | - | 115 | 150 | mA |
| Output Common Mode Voltage |  |  | $V_{C C}-1200$ | - | $\mathrm{V}_{\mathrm{CC}}-800$ | mV |
| Output Voltage Swing |  |  | 300 | 450 | 600 | mV |
| Output Voltage | High |  | $V_{\text {CC }}-950$ | - | $\mathrm{V}_{\mathrm{CC}}-600$ | mV |
|  | Low |  | $V_{C C}-1400$ | - | $V_{C C}-1000$ | mV |

## POWER SAVE 2 MODE

$R_{\text {SET }}=6 k \Omega$

| PARAMETER | CONDITION | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=200 \Omega$ | - | 100 | 130 | mA |
| Output Common Mode Voltage |  | $\mathrm{V}_{\mathrm{CC}}-1200$ | - | $\mathrm{V}_{\mathrm{CC}}-800$ | mV |
| Output Voltage Swing |  | 300 | 450 | 600 | mV |
| Output Voltage |  | $\mathrm{V}_{\mathrm{CC}}-950$ | - | $\mathrm{V}_{\mathrm{CC}}-600$ | mV |

PECL MODE
$R_{\text {SET }}=2 k \Omega$

| PARAMETER |  | CONDITION | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | - | 170 | 185 | mA |  |
| Output Common Mode Voltage |  | $\mathrm{V}_{\mathrm{CC}}-1450$ | - | $\mathrm{V}_{\mathrm{CC}}-1050$ | mV |  |
| Output Voltage Swing |  | 700 | 800 | 900 | mV |  |
| Output Voltage | High |  | $\mathrm{V}_{\mathrm{CC}}-1200$ | - | $\mathrm{V}_{\mathrm{CC}}-650$ | mV |
|  | Low |  | $\mathrm{V}_{\mathrm{CC}}-1850$ | - | $\mathrm{V}_{\mathrm{CC}}-1450$ | mV |

## AC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise shown.

| PARAMETER |  | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Input Data Rate |  |  | For 90\% eye opening | - | 850 | - | Mb/s |
| Additive Jitter | Standard Input |  | 143 to $622 \mathrm{Mb} / \mathrm{s}$, all hostile crosstalk | - | 80 | - | ps p-p |
|  | Expansion Input |  |  | - | 70 | - | ps p-p |
| Data In to Data Out Delay | Standard Input | $t_{\text {DLY }}$ | Average of all channels | - | 1.7 | - | ns |
|  | Expansion Input |  |  | - | 1.1 | - | ns |
| Propagation Delay Match | Standard Input |  |  | - | 350 | - | ps |
|  | Expansion Input |  |  | - | 250 | - | ps |
| CONFIGURE to Data Out Delay | Main Out | $t_{\text {CD }}$ |  | - | 10 | - | ns |
|  | AUX Out |  |  | - | 11 | - | ns |
| LOAD/LOADA Pulse Width |  | tLP |  | 20 | - | - | ns |
| CONFIGURE Pulse Width |  | $t_{\text {CP }}$ |  | 20 | - | - | ns |
| $1 \mathrm{~A}_{N}$ to LOAD/LOADA High Setup Time |  | $t_{\text {ILS }}$ |  | 30 | - | - | ns |
| LOAD/LOADA to IA ${ }_{N}$ Low Hold Time |  | $t_{\text {tLH }}$ |  | 0 | - | - | ns |
| $\mathrm{OA}_{N}$ to LOAD High Setup Time |  | tols |  | 30 | - | - | ns |
| LOAD to $\mathrm{OA}_{N}$ Low Hold Time |  | $\mathrm{t}_{\text {OLH }}$ |  | 0 | - | - | ns |
| LOAD High to CONFIGURE High |  | $t_{\text {LC }}$ |  | 0 | - | - | ns |
| Output Rise/Fall Time |  |  |  | - | 700 | - | ps |

NOTE

1. Use RMS addition to calculate additive jitter through cascaded devices.

## PIN CONNECTIONS



PIN DESCRIPTIONS

| SYMBOL | TYPE | DESCRIPTION |
| :---: | :---: | :---: |
| IN0 to IN7, $\overline{\mathrm{INO}}$ to $\overline{\mathrm{IN} 7}$ | 1 | Differential data inputs. |
| OUT0 to OUT7, $\overline{\text { OUTO }}$ to $\overline{\text { OUT7 }}$ | 0 | Differential data outputs. |
| AUX_OUT, $\overline{\text { AUX_OUT }}$ | 0 | Auxiliary port output. |
| AUX_IN, $\overline{\text { AUX_IN }}$ | I | Auxiliary port input. |
| OA0 to OA2 | 1 | Output address select. |
| IAO to IA3 | I | Input address select. |
| LOAD | 1 | Loads input \& output address. |
| LOADA | I | Loads auxiliary input address. |
| STD/ECL1, STD/ECL2 |  | Resistor connection for Power Save mode or PECL mode. Refer to Table 3. |

PIN DESCRIPTIONS

| SYMBOL | TYPE |  |
| :---: | :---: | :--- |
| CNFG | I | DESCRIPTION |
| EXPO to EXP7, EXPO to EXP7 | I | Expansion port inputs. |
| $\mathrm{V}_{\mathrm{CC}}$ |  | Positive power supply. |
| $\mathrm{V}_{\mathrm{CCO}}$ |  | Positive power supply (PECL outputs). |
| $\mathrm{V}_{\mathrm{EE}}$ |  | Negative power supply. |



Fig. 1 Data Flow Diagram


Fig. 2 Typical Eye Opening vs. Bit Rate

## DETAILED DESCRIPTION

## DIFFERENTIAL INPUTS

The inputs to the GX9533 will accept both SMPTE 259M as well as PECL input levels. The fully differential data path provides low jitter data rates of up to $700 \mathrm{Mb} / \mathrm{s}$.

The main inputs (INO..7) and expansion inputs (EXPO..7) are normally connected to a biased differential data source. The GX9533 inputs are not self biased, so unused inputs should be connected as shown in Figure 3 or Figure 4.


Fig. 3 Preferred Termination Of Unused Inputs


Fig. 4 Alternate Termination of Unused Inputs
Terminating the inputs as shown in Figure 3 will provide the highest noise immunity, since there is no possibility of noise coupling into the unconnected input pin.

## I/O ADDRESS SELECTION

The GX9533 has a versatile LOAD/CONFIGURE architecture which simplifies IN/OUT switch configuration.

An output is normally connected to an input by a two stage process:

## Stage One: Loading The Configuration Into Latches

1. The output address is selected on the OA pins as shown in Table 1.
2. The input address is selected on the IA pins as shown in Table 2.
3. A LOAD pulse then transfers the output and input addresses into the GX9533 LOAD latch.

The above three steps can be repeated up to eight times in order to configure the latch for all eight outputs.

During step 3 above, if the LOADA pulse is also strobed, the latch is configured to connect the selected input to the ninth, auxiliary output.

TABLE 1: Output Address Selection

| OA2 | OA1 | OA0 | OUTPUT PORT |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 2 |
| 0 | 0 | 1 | 3 |
| 1 | 1 | 0 | 4 |
| 1 | 1 | 1 | 6 |
| 1 |  |  | 7 |

TABLE 2: Input Source Address Selection

| IA3 | IA2 | IA1 | IAO | $\begin{aligned} & \text { INPUT } \\ & \text { PORT } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 2 |
| 0 | 0 | 1 | 1 | 3 |
| 0 | 1 | 0 | 0 | 4 |
| 0 | 1 | 0 | 1 | 5 |
| 0 | 1 | 1 | 0 | 6 |
| 0 | 1 | 1 | 1 | 7 |
| 1 | 0 | X | X | EXP |
| 1 | 1 | X | X | Quiet <br> Mode |

Note that a QUIET mode is available as shown in Table 2. In QUIET mode, the outputs are latched in a DC state with $\mathrm{OUT}_{\mathrm{X}}=1$ and $\overline{\mathrm{OUT}}_{\mathrm{X}}=0$.

## Stage Two: Configuring The Matrix

A CONFIGURE strobe is applied to transfer the contents of the LOAD latch into the CONFIG latch. This action will cause the data flow through the GX9533 to be switched to the new configuration. Refer to Figure 6 for detailed timing information.

Note that any single output can be asynchronously switched by having LOAD (or LOADA if desired) held high while CONFIG is strobed.

## OUTPUT LEVEL SELECT

A single resistor, $\mathrm{R}_{\text {SET }}$, is used to set the amplitude of all differential outputs. Table 3 shows the value of $R_{\text {SET }}$ vs output drive capability.

TABLE 3: $\mathrm{R}_{\text {SET }}$ vs $\mathrm{V}_{\text {Out }}$

| $R_{\text {SET }}$ | $\mathrm{V}_{\text {OUT }}(\mathrm{mV})$ | OUTPUT $R_{\mathrm{L}}$ | MODE |
| :---: | :---: | :---: | :---: |
| 2 k | 800 | 100 | PECL |
| 4 k | 450 | 100 | Power Save 1 |
| $6 k$ | 450 | 200 | Power Save 2 |



Fig. 5 GX9533 Data Latency


Fig. 6 LOAD/LOADA and Configure Timing


Fig. 7 Configure to Data Out Delay


Fig. 8 GX9533 R RET Connection

## USING THE GX9533 TO EXPAND LARGER MATRICES

The GX9533 pin-out and architecture provides a number of advantages over other crosspoint switches in the area of switching matrix board layout.


Fig. 9 Crosspoint Matrix Expansion - 16x16 Crosspoint Matrix

## BUS THROUGH ${ }^{\text {TM }}$ PIN CONNECTIONS

To easily facilitate a switching matrix design where inputs can be bussed across a matrix of crosspoint devices, Gennum's crosspoint device has "NC" pins opposite the input pins as shown by the dotted lines in the pin-out diagram above. This design allows bussing of inputs without having to use "vias" to get below the top layer of the printed circuit board.

## EXPANSION PORT INPUT

The expansion inputs provide the following benefits:

- by not having to run traces from the outputs of the crosspoint switch to a common output bus, crosstalk between output channels can be greatly reduced.
- fewer circuit board layers are required because the outputs of each device simply line up
- there are no transmission line effects caused by connecting High-Z outputs to an output bus
- because the output signal is being routed from the top of the switching matrix to the bottom through the devices, inputs can be simply bussed across the board without having to worry about input/output crosstalk.


## PACKAGE DIMENSIONS



100 pin MQFP Dimensions in millimeters

REVISION NOTES:

Changes to document format.

## DOCUMENT IDENTIFICATION

DATA SHEET
The product is in production. Gennum reserves the right to make changes at any time to improve reliability, function or design, in order to provide the best product possible.

GENNUM CORPORATION
MAILING ADDRESS:
P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3 Y3

Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946
SHIPPING ADDRESS:
970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5

GENNUM JAPAN CORPORATION
C-101, Miyamae Village, 2-10-42 Miyamae, Suginami-ku
Tokyo 168-0081, Japan
Tel. +81 (03) 3334-7700 Fax. +81 (03) 3247-8839
GENNUM UK LIMITED
Centaur House, Ancells Bus. Park, Ancells Rd, Fleet, Hants, England GU13 8UJ Tel. +44 (0) 1252761039 Fax +44 (0)1252 761114

[^0]
[^0]:    Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement

