October 2005



# FAN5109 Dual Bootstrapped 12V MOSFET Driver

# Features

- Drives N-channel High-Side and Low-Side MOSFETs in a Synchronous Buck Configuration
- Enhanced Upgrade to FAN5009
- Direct Interface to FAN5019B/FAN5182 and other compatible PWM Controllers
- 12V High-Side and 12V Low-Side Drive
- Internal Adaptive "Shoot-Through" Protection
- Fast Rise and Fall times
- Switching Frequency above 500kHz
- OD input for Output Disable allows for synchronization with PWM Controller
- SOIC-8 Package

# Applications

- Multi-phase VRM/VRD Regulators for Microprocessor Power
- High Current/High Frequency DC/DC Converters
- High Power Modular Supplies

# **General Description**

The FAN5109 is a high-frequency driver, specifically designed to drive N-Channel power MOSFETs in a synchronous-rectified buck converter. This driver, combined with a Fairchild Multi-Phase PWM controller and power MOSFETs, form a complete core voltage regulator solution for advanced microprocessors.

The FAN5109 drives the upper and lower MOSFET gates of a synchronous buck regulator up to  $12V_{GS}.$  The FAN5109's output drivers can efficiently switch power MOSFETs at frequencies above 500kHz. The circuit's adaptive shoot-through protection prevents the MOSFETs from conducting simultaneously.

The FAN5109 is rated for operation from  $0^{\circ}$ C to +85°C and is available in a low-cost SOIC-8 package.

# **Ordering Information**

| Part Number | Temperature Range | Pb-Free | Package | Packing       | Qty/Reel |
|-------------|-------------------|---------|---------|---------------|----------|
| FAN5109MX   | 0°C to 85°C       | Yes     | SOIC-8  | Tape and Reel | 2500     |

Note: Contact Fairchild Sales for availability of leaded parts.



| Pin # | Pin Name | Pin Function Description                                                                                                                                                            |
|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | BOOT     | <b>Bootstrap Supply Input.</b> Provides voltage supply to the high-side MOSFET driver.<br>Connect to bootstrap capacitor and diode.                                                 |
| 2     | PWM      | PWM Signal Input. Accepts a logic-level PWM signal from the controller.                                                                                                             |
| 3     | OD       | <b>Output Disable.</b> When low, this pin disables FET switching (HDRV and LDRV are held low).                                                                                      |
| 4     | VCC      | Power Input. +12V bias power. Bypass with a 1µF ceramic capacitor.                                                                                                                  |
| 5     | LDRV     | Low Side Gate Drive Output. Connect to the gate of the low-side power MOSFET(s).                                                                                                    |
| 6     | PGND     | Power Ground. Connect directly to the source of low-side MOSFET(s) and C <sub>VCC.</sub>                                                                                            |
| 7     | SW       | <b>Switch Node Input</b> . Connect as shown in Figure 1. SW provides return for the high-side bootstrapped driver and acts as a sense point for the adaptive shoot-thru protection. |
| 8     | HDRV     | High Side Gate Drive Output. Connect to the gate of the high-side power MOSFET(s).                                                                                                  |



# **Absolute Maximum Ratings**

Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability. Absolute maximum ratings apply individually, not in combination. Unless otherwise specified, voltages are referenced to PGND.

| Parameter                           |                                    | Min.               | Max.                   | Unit |
|-------------------------------------|------------------------------------|--------------------|------------------------|------|
| VCC to PGND                         |                                    | -0.3               | 15                     | V    |
| PWM and $\overline{\text{OD}}$ pins |                                    | -0.3               | 5.5                    | V    |
| SW to PGND                          | Continuous                         | -1                 | 15                     | V    |
|                                     | Transient ( t=100nsec, F ≤ 500kHz) | -5 <sup>(1)</sup>  | 25                     | V    |
| BOOT to SW                          | -0.3                               | 15                 | V                      |      |
| BOOT to PGND                        | Continuous                         | -0.3               | 30                     | V    |
|                                     | Transient ( t=100nsec, F ≤ 500kHz) |                    | 38 <sup>(1)</sup>      | V    |
| HDRV                                |                                    | V <sub>SW</sub> -1 | V <sub>BOOT</sub> +0.3 | V    |
| LDRV                                | Continuous                         | -0.5               | V <sub>CC</sub>        | V    |
|                                     | Transient ( t=200nsec)             | -2 <sup>(1)</sup>  | V <sub>CC</sub> +0.3   | V    |

Notes:

1. For transient derating beyond the levels indicated, refer to the graphs on page 9.

# **Thermal Information**

| Parameter                                                   | Min. | Тур. | Max. | Unit |
|-------------------------------------------------------------|------|------|------|------|
| Junction Temperature (T <sub>J</sub> )                      | 0    |      | 150  | °C   |
| Storage Temperature                                         | -65  |      | 150  | °C   |
| Lead Soldering Temperature, 10 seconds                      |      |      | 300  | °C   |
| Vapor Phase, 60 seconds                                     |      |      | 215  | °C   |
| Infrared, 15 seconds                                        |      |      | 220  | °C   |
| Power Dissipation (P <sub>D</sub> ) $T_A = 25^{\circ}C$     |      |      | 715  | mW   |
| Thermal Resistance, SO8 – Junction to Case $\theta_{JC}$    |      | 40   |      | °C/W |
| Thermal Resistance, SO8 – Junction to Ambient $\theta_{JA}$ |      | 140  |      | °C/W |

# **Recommended Operating Conditions**

| Parameter                              | Conditions              | Min. | Тур. | Max. | Unit |
|----------------------------------------|-------------------------|------|------|------|------|
| Supply Voltage V <sub>CC</sub>         | V <sub>CC</sub> to PGND | 10   | 12   | 13.5 | V    |
| Ambient Temperature (T <sub>A</sub> )  |                         | 0    |      | 85   | °C   |
| Junction Temperature (T <sub>J</sub> ) |                         | 0    |      | 125  | °C   |

# **Electrical Specifications**

 $V_{CC}$  = 12V, and  $T_A$  = 25°C using the circuit in Figure 4 unless otherwise noted. The • denotes specifications which apply over the full operating temperature range.

| Parameter                        | Symbol                 | Conditions                                                  |   | Min. | Тур. | Max. | Unit |
|----------------------------------|------------------------|-------------------------------------------------------------|---|------|------|------|------|
| Input Supply                     | 1                      |                                                             |   |      | !    | !    |      |
| VCC Voltage Range                | V <sub>CC</sub>        |                                                             | • | 6.4  | 12   | 13.5 | V    |
| VCC Current                      | I <sub>CC</sub>        | $\overline{OD} = 0V$                                        | • |      | 2.5  | 4    | mA   |
| OD Input                         |                        |                                                             |   |      |      |      |      |
| Input High Voltage               | V <sub>IH (OD)</sub>   |                                                             | • | 2.5  |      |      | V    |
| Input Low Voltage                | V <sub>IL (OD)</sub>   |                                                             | • |      |      | 0.8  | V    |
| Input Hysteresis                 |                        |                                                             | • |      | 550  |      | mV   |
| Input Current                    | IOD                    | <u>OD</u> = 3.0V                                            | • | -300 |      | +300 | nA   |
| Propagation Delay <sup>2</sup>   | t <sub>pdl(OD)</sub>   | See Figure 5                                                |   |      | 25   | 40   | ns   |
|                                  | t <sub>pdh</sub> (OD)  |                                                             |   |      | 15   | 30   | ns   |
| PWM Input                        | F · (- /               |                                                             |   |      |      | 1    |      |
| Input High Voltage               | V <sub>IH(PWM)</sub>   |                                                             | • | 3.5  |      |      | V    |
| Input Low Voltage                | V <sub>IL(PWM)</sub>   |                                                             | • |      |      | 0.8  | V    |
| Input Current                    | I <sub>IL(PWM)</sub>   |                                                             | • | -1   |      | +1   | μA   |
| High-Side Driver                 | ( ,                    |                                                             |   |      |      |      |      |
| Output Resistance, Sourcing      | R <sub>HUP</sub>       | $V_{BOOT} - V_{SW} = 12V$                                   |   |      | 2.5  | 3.3  | Ω    |
| Source Current <sup>2</sup>      |                        | V <sub>DS</sub> = -10V                                      |   |      | 2.0  |      | A    |
| Output Resistance, Sinking       | R <sub>HDN</sub>       | $V_{BOOT} - V_{SW} = 12V$                                   |   |      | 1.1  | 1.5  | Ω    |
| Sink Current <sup>2</sup>        |                        | V <sub>DS</sub> = 10V                                       |   |      | 3.0  |      | A    |
| Transition Times <sup>2,4</sup>  | t <sub>R(HDRV)</sub>   | Figure 4                                                    |   |      | 25   | 40   | ns   |
|                                  | t <sub>F(HDRV)</sub>   |                                                             |   |      | 15   | 25   | ns   |
| Propagation Delay <sup>2,3</sup> | t <sub>pdh(HDRV)</sub> | See Figure 6                                                |   |      | 40   | 55   | ns   |
|                                  | t <sub>pdl(HDRV)</sub> |                                                             |   |      | 25   | 40   | ns   |
| Low-Side Driver                  |                        |                                                             |   |      |      | 1    |      |
| Output Resistance, Sourcing      | R <sub>LUP</sub>       |                                                             |   |      | 2.0  | 2.6  | Ω    |
| Source Current <sup>2</sup>      |                        | V <sub>DS</sub> = -10V                                      |   |      | 2.7  |      | A    |
| Output Resistance, Sinking       | R <sub>LDN</sub>       |                                                             |   |      | 0.9  | 1.2  | Ω    |
| Sink Current <sup>2</sup>        |                        | $V_{DS} = 10V$                                              |   |      | 3.5  |      | A    |
| Transition Times <sup>2,4</sup>  | t <sub>R(LDRV)</sub>   | Figure 4                                                    |   |      | 20   | 30   | ns   |
|                                  | t <sub>F(LDRV)</sub>   |                                                             |   |      | 15   | 25   | ns   |
| Propagation Delay <sup>2,3</sup> | t <sub>pdh(LDRV)</sub> | See Figure 6                                                |   |      | 20   | 30   | ns   |
|                                  | t <sub>pdl(LDRV)</sub> |                                                             |   |      | 15   | 25   | ns   |
|                                  | t <sub>pdh(LDF)</sub>  | See Adaptive Gate<br>Drive Circuit<br>description (page 10) |   |      | 160  |      | ns   |

### Notes:

All limits at operating temperature extremes are guaranteed by design, characterization and statistical quality control.
Specifications guaranteed by design/characterization (not production tested).

For propagation delays, "tpdh" refers to low-to-high signal transition and "tpdl" refers to high-to-low signal transition. Transition times are defined for 10% and 90% of DC values. З.

4.









# **Circuit Description**

The FAN5109 is a driver optimized for driving N-channel MOSFETs in a synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high-side and the low-side MOSFETs.

For a more detailed description of the FAN5109 and its features, refer to the Typical Application Diagram (Figure 1) and Functional Block Diagram (Figure 3).

### Low-Side Driver

The FAN5109's low-side driver (LDRV) is designed to drive ground referenced low  $R_{DS(on)}$  N-channel MOSFETs. The bias for LDRV is internally connected between V<sub>CC</sub> and PGND. When the driver is enabled, the driver's output is 180° out of phase with the PWM input. When the FAN5109 is disabled ( $\overline{OD} = 0V$ ), LDRV is held low.

### **High-Side Driver**

The FAN5109's high-side driver (HDRV) is designed to drive a floating N-channel MOSFET. The bias voltage for the high-side driver is developed by a bootstrap supply circuit, consisting of an external diode and bootstrap capacitor ( $C_{BOOT}$ ).

During start-up, SW is held at PGND, allowing C<sub>BOOT</sub> to charge to V<sub>CC</sub> through the diode. When the PWM input goes high, HDRV will begin to charge the high-side MOSFET's gate (Q1). During this transition, charge is transferred from C<sub>BOOT</sub> to Q1's gate. As Q1 turns on, SW rises to V<sub>IN</sub>, forcing the BOOT pin to V<sub>IN</sub> +V<sub>C(BOOT)</sub>, which provides sufficient V<sub>GS</sub> enhancement for Q1.

To complete the switching cycle, Q1 is turned off by pulling HDRV to SW.  $C_{BOOT}$  is then recharged to  $V_{CC}$  when SW falls to PGND.

HDRV output is in phase with the PWM input. When the driver is disabled, the high-side gate is held low.

## Adaptive Gate Drive Circuit

The FAN5109 embodies an advanced design that ensures minimum MOSFET dead-time while eliminating potential shoot-through (cross-conduction) currents. It senses the state of the MOSFETs and adjusts the gate drive, adaptively, to ensure they do not conduct simultaneously. Refer to "Gate Drive Rise and Fall Times" waveforms on page 7 for the relevant timing information.

To prevent overlap during the low-to-high switching transition (Q2 OFF to Q1 ON), the adaptive circuitry monitors the voltage at the LDRV pin. When the PWM signal goes HIGH, Q2 will begin to turn OFF after some propagation delay as defined by  $t_{pdl(LDRV)}$  parameter. Once the LDRV pin is discharged below ~1.3V, Q1 begins to turn ON after adaptive delay  $t_{pdh(HDRV)}$ .

To preclude overlap during the high-to-low transition (Q1 OFF to Q2 ON), the adaptive circuitry monitors the voltage at the SW pin. When the PWM signal goes LOW, Q1 will begin to turn OFF after some propagation delay

 $(t_{pdl(HDRV)}).$  Once the SW pin falls below  ${\sim}V_{CC}/3,~Q2$  begins to turn ON after an adaptive delay  $t_{pdh(LDRV)}.$ 

Additionally, V<sub>GS</sub> of Q1 is monitored. When V<sub>GS(Q1)</sub> is discharged below ~1.3V, a secondary adaptive delay is initiated, which results in Q2 being driven ON after t<sub>pdh(LDF)</sub>, regardless of the SW state. This function is implemented to ensure C<sub>BOOT</sub> is recharged after each switching cycle, particularly for cases where the power convertor is sinking current and the SW voltage does not fall below the V<sub>CC</sub>/3 adaptive threshold. Secondary delay t<sub>pdh(LDF)</sub> is longer than t<sub>pdh(LDRV)</sub>.

# **Application Information**

## **Supply Capacitor Selection**

For the supply input (V<sub>CC</sub>) of the FAN5109, a local ceramic bypass capacitor is recommended to reduce the noise and to supply the peak current. Use at least a 1µF, X7R or X5R capacitor. Keep this capacitor close to the FAN5109's V<sub>CC</sub> and PGND pins.

### **Bootstrap Circuit**

The bootstrap circuit uses a charge storage capacitor  $(C_{BOOT})$  and an external diode, as shown in Figure 1. These components should be selected after the high-side MOSFET has been chosen. The required capacitance is determined using the following equation:

$$C_{BOOT} = \frac{Q_{G}}{\Delta V_{BOOT}}$$
(1)

where  $Q_G$  is the total gate charge of the high-side MOSFET, and  $\Delta V_{BOOT}$  is the voltage droop allowed on the high-side MOSFET drive. For example, the  $Q_G$  of the FDD6696 MOSFET is about 35nC @  $12V_{GS}$ . For an allowed droop of ~300mV, the required bootstrap capacitance is 100nF. A good quality ceramic capacitor must be used.

The average diode forward current,  $\mathsf{I}_{\mathsf{F}(\mathsf{AVG})}$ , can be estimated by:

$$I_{F(AVG)} = Q_{GATE} \times F_{SW}$$
(2)

where  $\mathsf{F}_{\mathsf{SW}}$  is the switching frequency of the controller.

The peak surge current rating of the diode should be checked in-circuit, since this is dependent on the equivalent impedance of the entire bootstrap circuit, including the PCB traces.

### Layout Considerations

Use the following general guidelines when designing printed circuit boards (see Figure 7 on the next page):

- 1. Trace out the high-current paths and use short, wide (>25 mil) traces to make these connections.
- 2. Connect the PGND pin of the FAN5109 as close as possible to the source of the lower MOSFET.

- 3. The  $V_{CC}$  bypass capacitor should be located as close as possible to  $V_{CC}$  and PGND pins.
- 4. Use vias to other layers when possible to maximize thermal conduction away from the IC.





# FAN5109 Dual Bootstrapped 12V MOSFET Driver

# **Mechanical Dimensions**

# 0.150, 8 Lead SOIC Package

8

е

5

| Symbol | Inc   | hes  | Millim   | neters | Notes |
|--------|-------|------|----------|--------|-------|
| Symbol | Min.  | Max. | Min.     | Max.   | Notes |
| А      | .053  | .069 | 1.35     | 1.75   |       |
| A1     | .004  | .010 | 0.10     | 0.25   |       |
| В      | .013  | .020 | 0.33     | 0.51   |       |
| С      | .0075 | .010 | 0.20     | 0.25   | 5     |
| D      | .189  | .197 | 4.80     | 5.00   | 2     |
| E      | .150  | .158 | 3.81     | 4.01   | 2     |
| е      | .050  | BSC  | 1.27 BSC |        |       |
| Н      | .228  | .244 | 5.79     | 6.20   |       |
| h      | .010  | .020 | 0.25     | 0.50   |       |
| L      | .016  | .050 | 0.40     | 1.27   | 3     |
| Ν      | 8     |      | 8        | 3      | 6     |
|        | 0°    | 8°   | 0°       | 8°     |       |
| CCC    | -     | .004 | -        | 0.10   |       |

### Notes:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch (0.25mm).
- 3. "L" is the length of terminal for soldering to a substrate.
- 4. Terminal numbers are shown for reference only.
- 5. "C" dimension does not include solder finish thickness.
- 6. Symbol "N" is the maximum number of terminals.



В



### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™             | FAST <sup>®</sup>              | ISOPLANAR™             | PowerSaver™                     | SuperSOT™-8           |
|-------------------|--------------------------------|------------------------|---------------------------------|-----------------------|
| ActiveArray™      | FASTr™                         | LittleFET™             | PowerTrench <sup>®</sup>        | SyncFET™              |
| Bottomless™       | FPS™                           | MICROCOUPLER™          | QFET <sup>®</sup>               | TinyLogic®            |
| Build it Now™     | FRFET™                         | MicroFET™              | QS™                             | TINYOPTO™             |
| CoolFET™          | GlobalOptoisolator™            | MicroPak™              | QT Optoelectronics <sup>™</sup> | TruTranslation™       |
| CROSSVOLT™        | GTO™                           | MICROWIRE™             | Quiet Series™                   | UHC™                  |
| DOME™             | HiSeC™                         | MSX™                   | RapidConfigure™                 | UltraFET <sup>®</sup> |
| EcoSPARK™         | I²C™                           | MSXPro™                | RapidConnect™                   | UniFET™               |
| E²CMOS™           | <i>i-Lo</i> ™                  | OCX™                   | μSerDes™                        | VCX™                  |
| EnSigna™          | ImpliedDisconnect <sup>™</sup> | OCXPro™                | SILENT SWITCHER <sup>®</sup>    | Wire™                 |
| FACT™             | IntelliMAX™                    | OPTOLOGIC <sup>®</sup> | SMART START™                    |                       |
| FACT Quiet Serie  |                                | OPTOPLANAR™            | SPM™                            |                       |
| Aaraaa tha baard  | . Around the world.™           | PACMAN™                | Stealth™                        |                       |
| The Power France  |                                | POP™                   | SuperFET™                       |                       |
| Programmable A    |                                | Power247™              | SuperSOT™-3                     |                       |
| FIOGRAFIII ADIE A |                                | PowerEdge™             | SuperSOT™-6                     |                       |

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |