October 1992 Revised February 2005 # 74VHC00 Quad 2-Input NAND Gate ### **General Description** The VHC00 is an advanced high-speed CMOS 2-Input NAND Gate fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The internal circuit is composed of 3 stages, including buffer output, which provide high noise immunity and stable output. An input protection circuit insures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. ### **Features** - High Speed: $t_{PD} = 3.7$ ns (typ) at $T_A = 25$ °C - High noise immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (min) - Power down protection is provided on all inputs - Low noise: V<sub>OLP</sub> = 0.8V (max) - $\blacksquare$ Low power dissipation: $I_{CC}$ = 2 $\mu A$ (max) at $T_A$ = 25 $^{\circ}C$ - Pin and function compatible with 74HC00 ### **Ordering Code:** | Order Number | Package<br>Number | Package Description | |----------------------------|-------------------|--------------------------------------------------------------------------------------| | 74VHC00M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHC00MX_NL | M14A | Pb-Free 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHC00SJ | M14D | Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC00MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC00MTCX_NL<br>(Note 1) | MTC14 | Pb-Free 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC00N | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. Pb-Free package per JEDEC J-STD-020B. Note 1: "\_NL" indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only. ### **Logic Symbol** ### **Pin Descriptions** | Pin Names | Description | | | | | |------------------|-------------|--|--|--|--| | $A_n$ , $B_n$ | Inputs | | | | | | $\overline{O}_n$ | Outputs | | | | | ### **Connection Diagram** ### **Truth Table** | Α | В | 0 | |---|---|---| | L | L | Н | | L | Н | Н | | Н | L | Н | | Н | Н | L | ### Absolute Maximum Ratings(Note 2) $\begin{tabular}{lll} Supply Voltage (V_{CC}) & -0.5V to +7.0V \\ DC Input Voltage (V_{IN}) & -0.5V to +7.0V \\ DC Output Voltage (V_{OUT}) & -0.5V to V_{CC} +0.5V \\ Input Diode Current (I_{IK}) & -20 mA \\ \end{tabular}$ $\begin{array}{ll} \text{Output Diode Current (I}_{\text{OK}}) & \pm 20 \text{ mA} \\ \text{DC Output Current (I}_{\text{OUT}}) & \pm 25 \text{ mA} \\ \end{array}$ DC V $_{CC}$ /GND Current (I $_{CC}$ ) $\pm 50$ mA Storage Temperature (T $_{STG}$ ) $-65^{\circ}$ C to $+150^{\circ}$ C Lead Temperature $(T_L)$ (Soldering, 10 seconds) 260°C # Recommended Operating Conditions (Note 3) Input Rise and Fall Time $(t_r, t_f)$ $$\begin{split} & \text{V}_{\text{CC}} = 3.3 \text{V} \pm 0.3 \text{V} & \text{0 ns/V} \sim 100 \text{ ns/V} \\ & \text{V}_{\text{CC}} = 5.0 \text{V} \pm 0.5 \text{V} & \text{0 ns/V} \sim 20 \text{ ns/V} \end{split}$$ Note 2: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifications. Note 3: Unused inputs must be held HIGH or LOW. They may not float. ### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25 °C | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | |-----------------|------------------------------|-----------------|------------------------|-----|--------------------------------|-----------------------------------------------|---------------------|-------|-------------------|-------------------------| | Syllibol | Parameter | (V) | Min | Тур | Max | Min | Max | Units | Conditions | | | V <sub>IH</sub> | HIGH Level | 2.0 | 1.50 | | | 1.50 | | V | | | | | Input Voltage | 3.0 - 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | V | | | | V <sub>IL</sub> | LOW Level | 2.0 | | | 0.50 | | 0.50 | V | | | | | Input Voltage | 3.0 - 5.5 | | | $0.3~\mathrm{V}_{\mathrm{CC}}$ | | 0.3 V <sub>CC</sub> | V | | | | V <sub>OH</sub> | HIGH Level | 2.0 | 1.9 | 2.0 | | 1.9 | | | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu A$ | | | Output Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | or $V_{IL}$ | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | | | | | | 3.0 | 2.58 | | | 2.48 | | V | | I <sub>OH</sub> = -4mA | | | | 4.5 | 3.94 | | | 3.80 | | V | | $I_{OH} = -8mA$ | | V <sub>OL</sub> | LOW Level | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IH}$ | I <sub>OL</sub> = 50 μA | | | Output Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | V | or $V_{IL}$ | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | | | | | | | 3.0 | | | 0.36 | | 0.44 | V | ĺ | $I_{OL} = 4 \text{ mA}$ | | | | 4.5 | | | 0.36 | | 0.44 | V | | $I_{OL} = 8 \text{ mA}$ | | I <sub>IN</sub> | Input Leakage Current | 0 – 5.5 | | | ±0.1 | | ±1.0 | μА | $V_{IN} = 5.5V$ | or GND | | I <sub>CC</sub> | Quiescent Supply Current 5.5 | | | | 2.0 | | 20.0 | μА | $V_{IN} = V_{CC}$ | or GND | ### **Noise Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = | 25°C | Units | Conditions | | |------------------|-------------------------|-----------------|------------------|-------|-------|------------------------|--| | C) | - u.u.noto | | Тур | Limit | | | | | V <sub>OLP</sub> | Quiet Output Maximum | 5.0 | 0.3 | 0.8 | V | C <sub>L</sub> = 50 pF | | | (Note 4) | Dynamic V <sub>OL</sub> | | | | | | | | V <sub>OLV</sub> | Quiet Output Minimum | 5.0 | -0.3 | -0.8 | V | C <sub>L</sub> = 50 pF | | | (Note 4) | Dynamic V <sub>OL</sub> | | | | | | | | V <sub>IHD</sub> | Minimum HIGH Level | 5.0 | | 3.5 | V | C <sub>L</sub> = 50 pF | | | (Note 4) | Dynamic Input Voltage | | | | | | | | V <sub>ILD</sub> | Maximum LOW Level | 5.0 | | 1.5 | V | C <sub>L</sub> = 50 pF | | | (Note 4) | Dynamic Input Voltage | | | | | | | Note 4: Parameter guaranteed by design (Note 5) ### **AC Electrical Characteristics** T<sub>A</sub> = -40°C to +85°C $T_A=25^{\circ}C$ V<sub>CC</sub> (V) Symbol Parameter Units Conditions Min Max Min Max Тур C<sub>L</sub> = 15 pF $t_{PLH}$ Propagation $3.3 \pm 0.3$ 5.5 7.9 1.0 9.5 ns 8.0 11.4 1.0 13.0 $C_L = 50 \text{ pF}$ $t_{PHL}$ $5.0 \pm 0.5\phantom{0}$ 3.7 5.5 1.0 6.5 $C_L = 15 pF$ 5.2 7.5 1.0 8.5 $C_L = 50 pF$ V<sub>C</sub>C = Open $C_{\text{IN}}$ Input Capacitance 4 10 10 рF Note 5: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> \* V<sub>CC</sub> \* f<sub>IN</sub> + I<sub>CC</sub>/4 (per gate). $C_{PD}$ Power Dissipation Capacitance # 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A ## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) ### NOTES: - A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB\_ REF NOTE 6, DATED 7/93 - B. DIMENSIONS ARE IN MILLIMETERS - D. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982 MTC14revD 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14 ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770(18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 0.250 ± 0.010 PIN NO. 1 IDENT PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA 0.030 MAX (0.762) DEPTH OPTION 1 OPTION 02 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320 $\overline{(7.620 - 8.128)}$ 0.065 $\frac{0.145 - 0.200}{(3.683 - 5.080)}$ 0.060 4° TYP Optional (1.524) (1.651) $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 0.020 (0.508) 0.125 - 0.150 $0.075 \pm 0.015$ (3.175 - 3.810)0.280 (1.905 ± 0.381) (7.112) MIN 0.014 - 0.0230.100 ± 0.010 (2.540 ± 0.254) TYP (0.356 - 0.584) $\frac{0.050\pm0.010}{(1.270-0.254)} \text{ TYP}$ 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. $0.325 + 0.040 \\ -0.015 \\ \hline (8.255 + 1.016) \\ -0.381)$ www.fairchildsemi.com N144 (REV.E)