FAIRCHILD

SEMICONDUCTOR

November 1999 Revised March 2005

# 74LVT245 • 74LVTH245 Low Voltage Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs

#### **General Description**

**Ordering Code:** 

The LVT245 and LVTH245 contain eight non-inverting bidirectional buffers with 3-STATE outputs and are intended for bus-oriented applications. The Transmit/Receive (T/R) input determines the direction of data flow through the bidirectional transceiver. Transmit (active-HIGH) enables data from A ports to B ports; Receive (active-LOW) enables data from B ports to A ports. The Output Enable input, when HIGH, disables both A and B ports by placing them in a HIGH Z condition.

The LVTH245 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

These transceivers are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT245 and LVTH245 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

#### **Features**

- Input and output interface capability to systems at  $5VV_{CC}$
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH245),
- also available without bushold feature (74LVT245)
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs source/sink, -32 mA/+64 mA
- Latch-up performance exceeds 500 mA
- ESD performance: Human-body model > 2000V Machine model > 200V Charged-device model > 1000V

| Order Number                 | Package<br>Number | Package Description                                                                    |
|------------------------------|-------------------|----------------------------------------------------------------------------------------|
| 74LVT245WM                   | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide             |
| 74LVT245SJ                   | M20D              | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                  |
| 74LVT245MSA                  | MSA20             | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide                  |
| 74LVT245MTC                  | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide            |
| 74LVT245MTCX_NL<br>(Note 1)  | MTC20             | Pb-Free 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm<br>Wide |
| 74LVTH245WM                  | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide             |
| 74LVTH245SJ                  | M20D              | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                  |
| 74LVTH245MSA                 | MSA20             | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide                  |
| 74LVTH245MTC                 | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide            |
| 74LVTH245MTCX_NL<br>(Note 1) | MTC20             | Pb-Free 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm<br>Wide |

Pb-Free package per JEDEC J-STD-020B

Note 1: "\_NL" indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.

© 2005 Fairchild Semiconductor Corporation DS500203

# 74LVT245 • 74LVTH245



# **Pin Descriptions**

| Pin Names                                                        | Description                      |
|------------------------------------------------------------------|----------------------------------|
| OE                                                               | Output Enable Input              |
| T/R                                                              | Transmit/Receive Input           |
| A <sub>0</sub> -A <sub>7</sub><br>B <sub>0</sub> -B <sub>7</sub> | Side A Inputs or 3-STATE Outputs |
| B <sub>0</sub> -B <sub>7</sub>                                   | Side B Inputs or 3-STATE Outputs |

# **Truth Table**

| Inp | uts | Outrute             |  |  |
|-----|-----|---------------------|--|--|
| OE  | T/R | Outputs             |  |  |
| L   | L   | Bus B Data to Bus A |  |  |
| L   | н   | Bus A Data to Bus B |  |  |
| н   | Х   | HIGH-Z State        |  |  |

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial

#### www.fairchildsemi.com

| Symbol           | Parameter                        | Value        | Conditions                                            | Units |
|------------------|----------------------------------|--------------|-------------------------------------------------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V     |
| VI               | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V     |
| Vo               | Output Voltage                   | -0.5 to +7.0 | Output in 3-STATE                                     | V     |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 3)                  | V     |
| I <sub>IK</sub>  | DC Input Diode Current           | -50          | V <sub>1</sub> < GND                                  | mA    |
| I <sub>ОК</sub>  | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA    |
| I <sub>O</sub>   | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA    |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  |       |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin | ±64          |                                                       | mA    |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128         |                                                       | mA    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | °C    |

# **Recommended Operating Conditions**

| Symbol                | Parameter                                                            | Min | Max | Units |
|-----------------------|----------------------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub>       | Supply Voltage                                                       | 2.7 | 3.6 | V     |
| VI                    | Input Voltage                                                        | 0   | 5.5 | V     |
| I <sub>OH</sub>       | High-Level Output Current                                            |     | -32 | mA    |
| I <sub>OL</sub>       | Low-Level Output Current                                             |     | 64  | mA    |
| T <sub>A</sub>        | Free Air Operating Temperature                                       | -40 | +85 | °C    |
| $\Delta t / \Delta V$ | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0   | 10  | ns/V  |

Note 2: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied. Note 3: I<sub>O</sub> Absolute Maximum Rating must be observed.

# **DC Electrical Characteristics**

| Symbol                    | Parameter                      |              | V <sub>CC</sub> | $T_A = -40^{\circ}C$  | C to +85°C | Units | Conditions                            |  |
|---------------------------|--------------------------------|--------------|-----------------|-----------------------|------------|-------|---------------------------------------|--|
| Symbol                    | Faramete                       | i arameter   |                 | Min                   | Max        | Units | Conditions                            |  |
| V <sub>IK</sub>           | Input Clamp Diode Voltage      |              | 2.7             |                       | -1.2       | V     | I <sub>I</sub> = -18 mA               |  |
| V <sub>IH</sub>           | Input HIGH Voltage             |              | 2.7-3.6         | 2.0                   |            | V     | $V_0 \le 0.1V$ or                     |  |
| V <sub>IL</sub>           | Input LOW Voltage              |              | 2.7-3.6         |                       | 0.8        | v     | $V_O \geq V_{CC} - 0.1V$              |  |
| V <sub>OH</sub>           | Output HIGH Voltage            |              | 2.7-3.6         | V <sub>CC</sub> - 0.2 |            | V     | I <sub>OH</sub> = -100 μA             |  |
|                           |                                |              | 2.7             | 2.4                   |            | V     | I <sub>OH</sub> = - 8 mA              |  |
|                           |                                |              | 3.0             | 2.0                   |            | V     | I <sub>OH</sub> = -32 mA              |  |
| V <sub>OL</sub>           | Output LOW Voltage             |              | 2.7             |                       | 0.2        | V     | I <sub>OL</sub> = 100 μA              |  |
|                           |                                |              | 2.7             |                       | 0.5        | V     | I <sub>OL</sub> = 24 mA               |  |
|                           |                                |              |                 |                       | 0.4        | V     | I <sub>OL</sub> = 16 mA               |  |
|                           |                                |              | 3.0             |                       | 0.5        | V     | I <sub>OL</sub> = 32 mA               |  |
|                           |                                |              | 3.0             |                       | 0.55       | V     | I <sub>OL</sub> = 64 mA               |  |
| I <sub>I(HOLD)</sub>      | Bushold Input Minimum Drive    |              | 3.0             | 75                    |            | μA    | V <sub>I</sub> = 0.8V                 |  |
| (Note 4)                  |                                |              |                 | -75                   |            | μA    | V <sub>I</sub> = 2.0V                 |  |
| I <sub>I(OD)</sub>        | Bushold Input Over-Drive       |              | 3.0             | 500                   |            | μA    | (Note 5)                              |  |
| (Note 4)                  | Current to Change State        |              |                 | -500                  |            | μA    | (Note 6)                              |  |
| l <sub>l</sub>            | Input Current                  |              | 3.6             |                       | 10         | μA    | $V_{I} = 5.5V$                        |  |
|                           |                                | Control Pins | 3.6             |                       | ±1         | μA    | $V_I = 0V \text{ or } V_{CC}$         |  |
|                           |                                | Data Pins    | 3.6             |                       | -5         | μA    | $V_I = 0V$                            |  |
|                           |                                |              |                 |                       | 1          | μA    | $V_I = V_{CC}$                        |  |
| I <sub>OFF</sub>          | Power Off Leakage Currer       | it           | 0               |                       | ±100       | μA    | $0V \le V_1 \text{ or } V_0 \le 5.5V$ |  |
| I <sub>PU/PD</sub>        | Power Up/Down                  |              | 0-1.5V          |                       | ±100       | μA    | $V_{O} = 0.5V$ to $V_{CC}$            |  |
|                           | 3-STATE Current                |              | 0-1.50          |                       | 100        | μΛ    | $V_I = GND$ to $V_{CC}$               |  |
| lozl                      | 3-STATE Output Leakage Current |              | 3.6             |                       | -5         | μA    | $V_0 = 0.5V$                          |  |
| I <sub>OZL</sub> (Note 4) | 3-STATE Output Leakage         | Current      | 3.6             |                       | -5         | μA    | $V_{O} = 0.0V$                        |  |
| I <sub>OZH</sub>          | 3-STATE Output Leakage         | Current      | 3.6             |                       | 5          | μA    | $V_{\Omega} = 3.0V$                   |  |

## DC Electrical Characteristics (Continued)

| Symbol                    | Parameter                                    | v <sub>cc</sub> | $\textbf{T}_{\textbf{A}}=-40^{\circ}\textbf{C} \text{ to } +85^{\circ}\textbf{C}$ |      | Units | Conditions                                                      |  |
|---------------------------|----------------------------------------------|-----------------|-----------------------------------------------------------------------------------|------|-------|-----------------------------------------------------------------|--|
| Gymbol                    | i arameter                                   | (V)             | Min                                                                               | Max  | Onita | Conditions                                                      |  |
| I <sub>OZH</sub> (Note 4) | 3-STATE Output Leakage Current               | 3.6             |                                                                                   | 5    | μA    | V <sub>O</sub> = 3.6V                                           |  |
| I <sub>OZH</sub> +        | 3-STATE Output Leakage Current               | 3.6             |                                                                                   | 10   | μA    | $V_{CC} < V_O \leq 5.5 V$                                       |  |
| I <sub>CCH</sub>          | Power Supply Current                         | 3.6             |                                                                                   | 0.19 | mA    | Outputs HIGH                                                    |  |
| I <sub>CCL</sub>          | Power Supply Current                         | 3.6             |                                                                                   | 5    | mA    | Outputs LOW                                                     |  |
| I <sub>CCZ</sub>          | Power Supply Current                         | 3.6             |                                                                                   | 0.19 | mA    | Outputs Disabled                                                |  |
| I <sub>CCZ+</sub>         | Power Supply Current                         | 3.6             |                                                                                   | 0.19 | mA    | $V_{CC} \le V_O \le 5.5V$ ,<br>Outputs Disabled                 |  |
| ΔI <sub>CC</sub>          | Increase in Power Supply Current<br>(Note 7) | 3.6             |                                                                                   | 0.2  | mA    | One Input at $V_{CC} - 0.6V$<br>Other Inputs at $V_{CC}$ or GND |  |

Note 4: Applies to Bushold versions only (LVTH245).

Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

Note 7: This is the increase in supply current for each input that is at the specified voltage level rather than V<sub>CC</sub> or GND.

#### Dynamic Switching Characteristics (Note 8)

| Symbol           | Parameter                                    | v <sub>cc</sub> | T <sub>A</sub> = 25°C |      | Units | Conditions |                                                                                               |  |
|------------------|----------------------------------------------|-----------------|-----------------------|------|-------|------------|-----------------------------------------------------------------------------------------------|--|
| Cymbol           | i di dificici                                | (V)             | Min                   | Тур  | Max   | onito      | $\textbf{C}_{\textbf{L}}=\textbf{50}~\textbf{pF},~\textbf{R}_{\textbf{L}}=\textbf{500}\Omega$ |  |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |                       | 0.8  |       | V          | (Note 9)                                                                                      |  |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3             |                       | -0.8 |       | V          | (Note 9)                                                                                      |  |

Note 8: Characterized in SOIC package. Guaranteed parameter, but not tested.

Note 9: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

### **AC Electrical Characteristics**

| Symbol                                 | Decementar                         | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ $C_{L} = 50 \text{ pF, } R_{L} = 500\Omega$ |     |     |                        |    |  |
|----------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------------------------|----|--|
|                                        | Parameter                          | $V_{CC} = 3.3V \pm 0.3V$                                                                    |     |     | V <sub>CC</sub> = 2.7V |    |  |
|                                        |                                    | Min                                                                                         | Max | Min | Max                    |    |  |
| t <sub>PLH</sub>                       | Propagation Delay                  | 1.2                                                                                         | 3.6 | 1.2 | 4.0                    |    |  |
| t <sub>PHL</sub>                       |                                    | 1.2                                                                                         | 3.5 | 1.2 | 4.0                    | ns |  |
| t <sub>PZH</sub>                       | Output Enable Time                 | 1.3                                                                                         | 5.5 | 1.3 | 7.1                    |    |  |
| t <sub>PZL</sub>                       |                                    | 1.7                                                                                         | 5.7 | 1.7 | 6.7                    | ns |  |
| t <sub>PHZ</sub>                       | Output Disable                     | 2.0                                                                                         | 5.9 | 2.0 | 6.5                    |    |  |
| t <sub>PLZ</sub>                       |                                    | 2.0                                                                                         | 5.0 | 2.0 | 5.1                    | ns |  |
| t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output to Output Skew<br>(Note 10) |                                                                                             | 1.0 |     | 1.0                    | ns |  |

Note 10: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

#### Capacitance (Note 11)

| Symbol           | Parameter                                                                            | Conditions                                 | Typical | Units |  |  |  |
|------------------|--------------------------------------------------------------------------------------|--------------------------------------------|---------|-------|--|--|--|
| C <sub>IN</sub>  | Input Capacitance                                                                    | $V_{CC} = 0V, V_I = 0V \text{ or } V_{CC}$ | 4       | pF    |  |  |  |
| C <sub>I/O</sub> | Input/Output Capacitance                                                             | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$ | 8       | pF    |  |  |  |
| Note 11: Cono    | Note 11: Consolitance is measured at frequency f 1 MHz, per MIL STD 992, Mathed 2012 |                                            |         |       |  |  |  |

Note 11: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.





www.fairchildsemi.com



www.fairchildsemi.com



www.fairchildsemi.com

8