# FAIRCHILD

SEMICONDUCTOR

# 74F37 Quad Two-Input NAND Buffer

### **General Description**

This device contains four independent gates, each of which performs the logic NAND function.

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |  |  |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| 74F37SC      | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow |  |  |  |  |  |
| 74F37SJ      | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |  |  |  |  |
| 74F37PC      | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### Logic Symbol



### **Connection Diagram**



# Unit Loading/Fan Out

| Dia Maria                       | Description | U.L.           | Input I <sub>IH</sub> /I <sub>IL</sub><br>Output I <sub>OH</sub> /I <sub>OL</sub> |  |  |
|---------------------------------|-------------|----------------|-----------------------------------------------------------------------------------|--|--|
| Pin Names                       | Description | HIGH/LOW       |                                                                                   |  |  |
| A <sub>n</sub> , B <sub>n</sub> | Inputs      | 1.0/2.0        | 20 µA/-1.2 mA                                                                     |  |  |
| Ōn                              | Outputs     | 600/106.6 (80) | –12 mA/64 mA<br>(48 mA)                                                           |  |  |

### **Function Table**

| Inp | Output |   |
|-----|--------|---|
| A   | A B    |   |
| L   | L      | Н |
| L   | н      | Н |
| н   | L      | н |
| н   | н      | L |

H = HIGH Voltage Level L = LOW Voltage Level

© 1999 Fairchild Semiconductor Corporation DS009464.prf

www.fairchildsemi.com

74F37

### Absolute Maximum Ratings(Note 1)

| Storage Temperature                         | $-65^{\circ}C$ to $+150^{\circ}C$   |
|---------------------------------------------|-------------------------------------|
| Ambient Temperature under Bias              | $-55^{\circ}C$ to $+125^{\circ}C$   |
| Junction Temperature under Bias             | $-55^{\circ}C$ to $+150^{\circ}C$   |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                      |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                      |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                   |
| Voltage Applied to Output                   |                                     |
| in HIGH State (with $V_{CC} = 0V$ )         |                                     |
| Standard Output                             | –0.5V to $\mathrm{V}_{\mathrm{CC}}$ |
| 3-STATE Output                              | -0.5V to +5.5V                      |
| Current Applied to Output                   |                                     |
| in LOW State (Max)                          | twice the rated $\rm I_{OL}$ (mA)   |
|                                             |                                     |

> -0.5V to V<sub>CC</sub> -0.5V to +5.5V

### **Recommended Operating** Conditions

| Free Air Ambient | Temperature |
|------------------|-------------|
| Supply Voltage   |             |

 $0^{\circ}C$  to  $+70^{\circ}C$ +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                     | Min  | Тур  | Max  | Units V <sub>CC</sub> |     | Conditions                  |
|------------------|------------------------------|---------------------|------|------|------|-----------------------|-----|-----------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage           |                     | 2.0  |      |      | V                     |     | Recognized as a HIGH Signal |
| V <sub>IL</sub>  | Input LOW Voltage            |                     |      |      | 0.8  | V                     |     | Recognized as a LOW Signal  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                     |      |      | -1.2 | V                     | Min | I <sub>IN</sub> = -18 mA    |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.4  |      |      |                       |     | I <sub>OH</sub> = -3 mA     |
|                  | Voltage                      | 10% V <sub>CC</sub> | 2.0  |      |      | V                     | Min | $I_{OH} = -15 \text{ mA}$   |
|                  |                              | 5% $V_{CC}$         | 2.7  |      |      |                       |     | $I_{OH} = -3 \text{ mA}$    |
| V <sub>OL</sub>  | Output LOW                   | 10% V <sub>CC</sub> |      |      | 0.55 | V                     | Min | I <sub>OL</sub> = 64 mA     |
|                  | Voltage                      |                     |      |      |      |                       |     |                             |
| I <sub>IH</sub>  | Input HIGH                   |                     |      |      | 5.0  | μΑ                    | Max | V <sub>IN</sub> = 2.7V      |
|                  | Current                      |                     |      |      |      |                       |     |                             |
| I <sub>BVI</sub> | Input HIGH Current           |                     |      |      | 7.0  | μΑ                    | Max | V <sub>IN</sub> = 7.0V      |
|                  | Breakdown Test               |                     |      |      |      |                       |     |                             |
| I <sub>CEX</sub> | Output HIGH                  |                     |      |      | 50   | μΑ                    | Max | $V_{OUT} = V_{CC}$          |
|                  | Leakage Current              |                     |      |      |      |                       |     |                             |
| V <sub>ID</sub>  | Input Leakage                |                     | 4.75 |      |      | V                     | 0.0 | I <sub>ID</sub> = 1.9 μA    |
|                  | Test                         |                     |      |      |      |                       |     | All Other Pins Grounded     |
| I <sub>OD</sub>  | Output Leakage               |                     |      |      | 3.75 | μΑ                    | 0.0 | V <sub>IOD</sub> = 150 mV   |
|                  | Circuit Current              |                     |      |      |      |                       |     | All Other Pins Grounded     |
| IL               | Input LOW Current            |                     |      |      | -1.2 | mA                    | Max | $V_{IN} = 0.5V$             |
| l <sub>os</sub>  | Output Short-Circuit Current |                     | -100 |      | -225 | mA                    | Max | $V_{OUT} = 0V$              |
| I <sub>CCH</sub> | Power Supply Current         |                     |      | 3.7  | 6.0  | mA                    | Max | V <sub>O</sub> = HIGH       |
| I <sub>CCL</sub> | Power Supply Current         |                     |      | 28.0 | 33.0 | mA                    | Max | $V_{O} = LOW$               |

## **AC Electrical Characteristics**

| Symbol           | Parameter                         | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     |     | $T_A = 0^\circ C \text{ to } +70^\circ C$<br>$C_L = 50 \text{ pF}$ |     | Units |
|------------------|-----------------------------------|-----------------------------------------------------------------|-----|-----|--------------------------------------------------------------------|-----|-------|
|                  |                                   | Min                                                             | Тур | Max | Min                                                                | Max |       |
| t <sub>PLH</sub> | Propagation Delay                 | 2.0                                                             | 3.2 | 5.5 | 1.5                                                                | 6.5 | ns    |
| t <sub>PHL</sub> | $A_n$ , $B_n$ to $\overline{O}_n$ | 1.5                                                             | 2.4 | 4.5 | 1.0                                                                | 5.0 |       |

www.fairchildsemi.com



www.fairchildsemi.com



Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.