# 5-TAP, HCMOS-INTERFACED FIXED DELAY LINE (SERIES DDU8C)

# FEATURES

- Five equally spaced outputs
- Fits standard 8-pin DIP socket
- Low profile
- Auto-insertable
- Input & outputs fully CMOS interfaced & buffered
- 10 T<sup>2</sup>L fan-out capability



## PACKAGES



## FUNCTIONAL DESCRIPTION

The DDU8C-series device is a 5-tap digitally buffered delay line. The signal input (IN) is reproduced at the outputs (T1-T5), shifted in time by an amount determined by the device dash number (See Table). The total delay of the line is measured from IN to T5. The nominal tap-to-tap delay increment is given by one-fifth of the total delay.

#### PIN DESCRIPTIONS

| Signal Input |
|--------------|
| Tap Outputs  |
| +5 Volts     |
| Ground       |
|              |

## SERIES SPECIFICATIONS

- Minimum input pulse width: 40% of total delay
- Output rise time: 8ns typical
- Supply voltage:  $5VDC \pm 5\%$
- Supply current:  $I_{CCL} = 40\mu a$  typical  $I_{CCH} = 10ma$  typical
- Operating temperature: 0° to 70° C
- Temp. coefficient of total delay: 300 PPM/°C

#### DASH NUMBER SPECIFICATIONS

| Part<br>Number | Total<br>Delay (ns) | Delay Per<br>Tap (ns) |
|----------------|---------------------|-----------------------|
| DDU8C-5050     | $50\pm2.5$          | $10.0\pm3.0$          |
| DDU8C-5060     | $60\pm3.0$          | $12.0\pm3.0$          |
| DDU8C-5075     | $75\pm4.0$          | $15.0\pm3.0$          |
| DDU8C-5100     | $100\pm5.0$         | $20.0\pm3.0$          |
| DDU8C-5125     | $125\pm6.5$         | $25.0\pm3.0$          |
| DDU8C-5150     | $150\pm7.5$         | $30.0\pm3.0$          |
| DDU8C-5175     | $175\pm8.0$         | $35.0\pm4.0$          |
| DDU8C-5200     | $200\pm10.0$        | $40.0\pm4.0$          |
| DDU8C-5250     | $250\pm12.5$        | $50.0\pm5.0$          |

NOTE: Any dash number between 5004 and 5250 not shown is also available.



## **DDU8C Functional diagram**

©1997 Data Delay Devices

# **APPLICATION NOTES**

## HIGH FREQUENCY RESPONSE

The DDU8C tolerances are guaranteed for input pulse widths and periods greater than those specified in the test conditions. Although the device will function properly for pulse widths as small as 40% of the total delay and periods as small as 80% of the total delay (for a symmetric input), the delays may deviate from their values at low frequency. However, for a given input condition, the deviation will be repeatable from pulse to pulse. Contact technical support at Data Delay Devices if your application requires device testing at a specific input condition.

#### POWER SUPPLY BYPASSING

The DDU8C relies on a stable power supply to produce repeatable delays within the stated tolerances. A 0.1uf capacitor from VDD to GND, located as close as possible to the VDD pin, is recommended. A wide VDD trace and a clean ground plane should be used.

# **DEVICE SPECIFICATIONS**

| PARAMETER           | SYMBOL            | MIN  | MAX                  | UNITS | NOTES  |
|---------------------|-------------------|------|----------------------|-------|--------|
| DC Supply Voltage   | V <sub>DD</sub>   | -0.3 | 7.0                  | V     |        |
| Input Pin Voltage   | V <sub>IN</sub>   | -0.3 | V <sub>DD</sub> +0.3 | V     |        |
| Storage Temperature | T <sub>STRG</sub> | -55  | 150                  | С     |        |
| Lead Temperature    | T <sub>LEAD</sub> |      | 300                  | С     | 10 sec |

#### **TABLE 1: ABSOLUTE MAXIMUM RATINGS**

#### TABLE 2: DC ELECTRICAL CHARACTERISTICS

| ETER        | SYMBOL          | MIN  | TYP                 | MAX | UNITS |
|-------------|-----------------|------|---------------------|-----|-------|
| out Voltage | V <sub>OH</sub> | 3.98 | 4.4                 |     | V     |
|             |                 |      | <b>0</b> 4 <b>-</b> |     |       |

(0C to 70C, 4.75V to 5.25V)

| PARAMETER                 | SYMBOL          | MIN  | TYP  | MAX  | UNITS | NOTES                           |
|---------------------------|-----------------|------|------|------|-------|---------------------------------|
| High Level Output Voltage | V <sub>OH</sub> | 3.98 | 4.4  |      | V     | $V_{DD} = 5.0$ , $I_{OH} = MAX$ |
|                           |                 |      |      |      |       | $V_{IH} = MIN, V_{IL} = MAX$    |
| Low Level Output Voltage  | V <sub>OL</sub> |      | 0.15 | 0.26 | V     | $V_{DD} = 5.0$ , $I_{OL} = MAX$ |
|                           |                 |      |      |      |       | $V_{IH} = MIN, V_{IL} = MAX$    |
| High Level Output Current | I <sub>ОН</sub> |      |      | -4.0 | mA    |                                 |
| Low Level Output Current  | I <sub>OL</sub> |      |      | 4.0  | mA    |                                 |
| High Level Input Voltage  | VIH             | 3.15 |      |      | V     |                                 |
| Low Level Input Voltage   | V <sub>IL</sub> |      |      | 1.35 | V     |                                 |
| Input Current             | I <sub>IH</sub> |      |      | 0.10 | μA    | V <sub>DD</sub> = 5.0           |

# PACKAGE DIMENSIONS



DDU8C-xxD1 (Commercial SMD) DDU8C-xxMD1 (Military SMD)



DDU8C-xxM (Military DIP)



DDU8C-xxB1 (Commercial J-Lead)



DDU8C-xxD4 (Commercial SMD) DDU8C-xxMD4 (Military SMD)

# DELAY LINE AUTOMATED TESTING

#### **TEST CONDITIONS**

| INPUT:<br>Ambient Temperature: | $\pm 25^{\circ}C \pm 3^{\circ}C$      | OUTPUT:<br>Load:    | 1 FAST-TTL Gate         |
|--------------------------------|---------------------------------------|---------------------|-------------------------|
| Supply Voltage (VDD):          |                                       | C <sub>load</sub> : | 5pf ± 10%               |
| Input Pulse:                   | High = $5.0V \pm 0.1V$                | Threshold:          | 2.5V (Rising & Falling) |
|                                | $Low = 0.0V \pm 0.1V$                 |                     |                         |
| Source Impedance:              | 50Ω Max.                              |                     |                         |
| Rise/Fall Time:                | 5.0 ns Max. (measured                 |                     |                         |
|                                | between 0.5V and 4.5V)                |                     |                         |
| Pulse Width:                   | PW <sub>IN</sub> = 1.5 x Total Delay  |                     |                         |
| Period:                        | $PER_{IN} = 10 \text{ x}$ Total Delay |                     |                         |

NOTE: The above conditions are for test only and do not in any way restrict the operation of the device.



**Timing Diagram For Testing**