

# CY62126BV

#### Features

- 2.7V-3.6V operation
- · CMOS for optimum speed/power
- Low active power (70 ns, LL version) — 54 mW (max.) (15 mA)
- Low standby power (70 ns, LL version) — 54 μW (max.) (15 μA)
- Automatic power-down when deselected
- Independent control of Upper and Lower Bytes
- Available in 44-pin TSOP II (forward) and fBGA

#### **Functional Description**

The CY62126BV is a high-performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption by 99% when deselected. The device enters power-down mode when CE is HIGH.

 $\frac{\text{Writing to the device is accomplished by taking Chip Enable}{(\overline{\text{CE}}) \text{ and Write Enable } (\overline{\text{WE}}) \text{ inputs LOW. If Byte Low Enable}$ 

# 64K x 16 Static RAM

(BLE) is LOW, then data from I/O pins (I/O<sub>1</sub> through I/O<sub>8</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>9</sub> through I/O<sub>16</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>).

Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the write enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>1</sub> to I/O<sub>8</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O<sub>9</sub> to I/O<sub>16</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes.

The input/output pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are placed in a high-impedance state when the device is deselected ( $\overline{CE}$  HIGH), the outputs are disabled ( $\overline{OE}$  HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation ( $\overline{CE}$  LOW, and  $\overline{WE}$  LOW).

The CY62126BV is available in standard 44-pin TSOP Type II (forward pinout) and fBGA packages.







| Pin Configurations (continued) |                                                                         |           |
|--------------------------------|-------------------------------------------------------------------------|-----------|
|                                | fBGA                                                                    |           |
|                                | <u>1</u> <u>2</u> <u>3</u> <u>4</u> <u>5</u> <u>6</u>                   | 1         |
|                                | $(BLE) OE (A_0) (A_1) (A_2) (NC)$                                       | A         |
|                                | $(1/O_9)$ $(BHE)$ $(A_3)$ $(A_4)$ $(CE)$ $(1/O_1)$                      | В         |
|                                | $(1/O_{10})$ $(1/O_{11})$ $(A_5)$ $(A_6)$ $(1/O_2)$ $(1/O_3)$           | С         |
|                                | $(V_{SS})$ $(I/Q_{12})$ $(NC)$ $(A_7)$ $(I/Q_4)$ $(V_{CC})$             | D         |
|                                | $(V_{CC})$ $(I/O_{13})$ $(NC)$ $(NC)$ $(I/O_{5})$ $(V_{SS})$            | E         |
|                                | $(I/O_{15})$ $(I/O_{14})$ $(A_{14})$ $(A_{15})$ $(I/O_{6})$ $(I/O_{7})$ | F         |
|                                | $(I/O_{10})$ NC $(A_{12})$ $(A_{13})$ $(WE)$ $(I/O_{8})$                | G         |
|                                | $NC$ $A_8$ $A_9$ $A_{10}$ $A_{11}$ $NC$                                 | н         |
|                                |                                                                         | 62126BV-3 |

#### **Selection Guide**

|                              | CY62126BV-55 | CY62126BV-70 | Units |
|------------------------------|--------------|--------------|-------|
| Maximum Access Time          | 55           | 70           | ns    |
| Maximum Operating Current    | 20           | 15           | mA    |
| Maximum CMOS Standby Current | 15           | 15           | μA    |

# **Maximum Ratings**

(Above which the useful life may be impaired. For user guide-lines, not tested.)  $\label{eq:stable}$ 

| Storage Temperature65°C to +150°C                                             |
|-------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied55°C to +125°C                       |
| Supply Voltage on $V_{CC}$ to Relative $GND^{[1]}$ –0.5V to +4.6V             |
| DC Voltage Applied to Outputs in High Z State $^{[1]}$ 0.5V to $V_{CC}$ +0.5V |
| DC Input Voltage <sup>[1]</sup> 0.5V to $V_{CC}$ +0.5V Notes:                 |
| 1. $V_{\rm IL}$ (min.) = -2.0V for pulse durations of less than 20 ns.        |

2. T<sub>A</sub> is the "Instant On" case temperature.

| Current into Outputs (LOW) | 20 mA |
|----------------------------|-------|
| Static Discharge Voltage   | 2001V |
| Latch-Up Current           | 00 mA |

# **Operating Range**

| Range      | Ambient<br>Temperature <sup>[2]</sup> | v <sub>cc</sub> |
|------------|---------------------------------------|-----------------|
| Industrial | –40°C to +85°C                        | 2.7V-3.6V       |



#### Electrical Characteristics Over the Operating Range

|                  |                                                    |                                                                                                                                                                                           |       | 62126BV |                            |                          |      |
|------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|----------------------------|--------------------------|------|
| Parameter        | Description                                        | Test Conditions                                                                                                                                                                           |       | Min.    | <b>Typ.</b> <sup>[3]</sup> | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                                | $V_{CC} = Min., I_{OH} = -1.0 m$                                                                                                                                                          | A     | 2.2     |                            |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                 | V <sub>CC</sub> = Min., I <sub>OL</sub> = 2.1 mA                                                                                                                                          |       |         |                            | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                 |                                                                                                                                                                                           |       | 2.0     |                            | V <sub>CC</sub> +<br>0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                   |                                                                                                                                                                                           |       | -0.3    |                            | 0.4                      | V    |
| I <sub>IX</sub>  | Input Load Current                                 | $GND \le V_I \le V_{CC}$                                                                                                                                                                  |       | -1      |                            | +1                       | μA   |
| I <sub>OZ</sub>  | Output Leakage Current                             | $GND \le V_1 \le V_{CC},$<br>Output Disabled                                                                                                                                              |       | -1      |                            | +1                       | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                          | V <sub>CC</sub> = Max.,                                                                                                                                                                   | 55 ns |         |                            | 20                       | mA   |
|                  | Supply Current                                     | $I_{OUT} = 0 \text{ mA},$<br>f = f <sub>MAX</sub> = 1/t <sub>RC</sub>                                                                                                                     | 70 ns |         |                            | 15                       | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs  | $\begin{array}{l} \text{Max. } V_{CC}, \ \overline{CE} \geq V_{IH} \\ V_{IN} \geq V_{IH} \ \text{or} \\ V_{IN} \leq V_{IL}, \ \text{f} = f_{MAX} \end{array}$                             |       |         |                            | 2                        | mA   |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down Current<br>—CMOS Inputs | $\label{eq:max_v_cc} \begin{array}{l} \underline{Max}.\ V_{CC},\\ \overline{CE} \geq V_{CC} - 0.3V,\\ V_{ N} \geq V_{CC} - 0.3V,\\ \text{or } V_{ N} \leq 0.3V, \ \text{f=0} \end{array}$ |       |         | 0.5                        | 15                       | μA   |

# Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 9    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.3V$                         | 9    | pF   |

#### **AC Test Loads and Waveforms**



#### Notes:

- 3. Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions ( $T_A = 25 \circ C$ ,  $V_{CC} = 3.0V$ ). Parameters are guaranteed by design and characterization, and not 100% tested.
- 4. Tested initially and after any design or process changes that may affect these parameters.



## Switching Characteristics<sup>[5]</sup> Over the Operating Range

|                   |                                         | 62126 | BV-55 | 62126 | BV-70 |      |
|-------------------|-----------------------------------------|-------|-------|-------|-------|------|
| Parameter         | Description                             | Min.  | Max.  | Min.  | Max.  | Unit |
| READ CYCLE        |                                         |       |       | •     |       |      |
| t <sub>RC</sub>   | Read Cycle Time                         | 55    |       | 70    |       | ns   |
| t <sub>AA</sub>   | Address to Data Valid                   |       | 55    |       | 70    | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change           | 10    |       | 10    |       | ns   |
| t <sub>ACE</sub>  | CE LOW to Data Valid                    |       | 55    |       | 70    | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                    |       | 25    |       | 35    | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z <sup>[7]</sup>          | 5     |       | 5     |       | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup>     |       | 20    |       | 25    | ns   |
| t <sub>LZCE</sub> | CE LOW to Low Z <sup>[7]</sup>          | 10    |       | 10    |       | ns   |
| t <sub>HZCE</sub> | CE HIGH to High Z <sup>[6, 7]</sup>     |       | 20    |       | 25    | ns   |
| t <sub>PU</sub>   | CE LOW to Power-Up                      | 0     |       | 0     |       | ns   |
| t <sub>PD</sub>   | CE HIGH to Power-Down                   |       | 55    |       | 70    | ns   |
| t <sub>DBE</sub>  | Byte Enable to Data Valid               |       | 25    |       | 35    | ns   |
| t <sub>LZBE</sub> | Byte Enable to LOW Z <sup>[7]</sup>     | 5     |       | 5     |       | ns   |
| t <sub>HZBE</sub> | Byte Disable to HIGH Z <sup>[6,7]</sup> |       | 20    |       | 25    | ns   |
| WRITE CYCLE       | [8]                                     |       |       |       | -     |      |
| t <sub>WC</sub>   | Write Cycle Time                        | 55    |       | 70    |       | ns   |
| t <sub>SCE</sub>  | CE LOW to Write End                     | 45    |       | 60    |       | ns   |
| t <sub>AW</sub>   | Address Set-Up to Write End             | 45    |       | 60    |       | ns   |
| t <sub>HA</sub>   | Address Hold from Write End             | 0     |       | 0     |       | ns   |
| t <sub>SA</sub>   | Address Set-Up to Write Start           | 0     |       | 0     |       | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                          | 40    |       | 50    |       | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End                | 25    |       | 30    |       | ns   |
| t <sub>HD</sub>   | Data Hold from Write End                | 0     |       | 0     |       | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup>         | 5     |       | 5     |       | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[6,7]</sup>       |       | 25    |       | 25    | ns   |
| t <sub>BW</sub>   | Byte Enable to End of Write             | 45    |       | 60    |       | ns   |

Notes:

Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. 5.

6.

7.

 $t_{HZOE}$ ,  $t_{HZCE}$ ,  $t_{HZWE}$ , and  $t_{HZBE}$  are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ ,  $t_{HZWE}$  is less than  $t_{LZWE}$ , and  $t_{HZBE}$  is less than  $t_{LZBE}$ , for any given device. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. Refer to truth table for further conditions from BHE and BLE. 8.



| Parameter                       | Description                          | Conditions <sup>[9]</sup>                                                   | Min.            | Тур | Max. | Unit |
|---------------------------------|--------------------------------------|-----------------------------------------------------------------------------|-----------------|-----|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |                                                                             | 2.0             |     | 3.6  | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $V_{CC} = V_{DR} = 2.0 V,$                                                  |                 | 0.5 | 15   | μΑ   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | $\overrightarrow{CE} \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ or, | 0               |     |      | ns   |
| t <sub>R</sub>                  | Operation Recovery Time              | $V_{\rm IN} \leq 0.3V$                                                      | t <sub>RC</sub> |     |      | ns   |

### Data Retention Characteristics (Over the Operating Range for "L" and "LL" version only)

#### **Data Retention Waveform**



#### **Switching Waveforms**





## Read Cycle No. 2 (OE Controlled)<sup>[11, 12, 13]</sup>



#### Notes:

- Notes:

   9. No input may exceed  $V_{CC} + 0.3V$ .

   10. Device is continuously selected.  $\overrightarrow{OE}$ ,  $\overrightarrow{CE}$ ,  $\overrightarrow{BHE}$ ,  $\overrightarrow{BLE} = V_{IL}$ .

   11. WE is HIGH for read cycle.

   12. Address valid prior to or coincident with  $\overrightarrow{CE}$  transition LOW.

   13. Data I/O is high impedance if  $\overrightarrow{OE} = V_{IH}$  or BHE and BLE =  $V_{IH}$ .



Switching Waveforms (continued)





Write Cycle No. 2 (WE Controlled, OE HIGH During Write)<sup>[13,14]</sup> t<sub>WC</sub> ADDRESS t<sub>SCE</sub> CE t<sub>AW</sub> t<sub>HA</sub> t<sub>PWE</sub> t<sub>SA</sub> WE t<sub>BW</sub> BHE, BLE OE t<sub>HD</sub> t<sub>HZOE</sub> t<sub>SD</sub> DATA I/O DATAIN VALID NOTE 15 62126BV-9

Notes:

If CE, BHE, or BLE go HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.
 During this period the I/Os are in the output state and input signals should not be applied.



# Switching Waveforms (continued)

Write Cycle No.3 ( $\overline{WE}$  Controlled,  $\overline{OE}$  LOW)<sup>[13, 14]</sup>



# **Truth Table**

| CE | OE | WE | BLE | BHE | 1/0 <sub>1</sub> –1/0 <sub>8</sub> | I/O <sub>9</sub> –I/O <sub>16</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                             | High Z                              | Power Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read All bits              | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | L   | Н   | Data Out                           | High Z                              | Read Lower bits only       | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | Н   | L   | High Z                             | Data Out                            | Read Upper bits only       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write All bits             | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | Н   | Data In                            | High Z                              | Write Lower bits only      | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Н   | L   | High Z                             | Data In                             | Write Upper bits only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |



### **Ordering Information**

| Speed<br>(ns) | Ordering Code     | Package<br>Name | Package Type                       | Operating<br>Range |
|---------------|-------------------|-----------------|------------------------------------|--------------------|
| 55            | CY62126BVLL-55ZI  | Z44             | 44-Lead TSOP II                    | Industrial         |
|               | CY62126BVLL-55BAI | BA48            | 48-ball Fine Pitch Ball Grid Array |                    |
| 70            | CY62126BVLL-70ZI  | Z44             | 44-Lead TSOP II                    |                    |
|               | CY62126BVLL-70BAI | BA48            | 48-ball Fine Pitch Ball Grid Array |                    |

Document #: 38-00584-\*\*

#### **Package Diagrams**





















## Package Diagrams (continued)



#### 48-Ball (7.00 mm x 7.00 mm) FBGA BA48



© Cypress Semiconductor Corporation, 2000. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.