

## **CH7205 DVD-TV Encoder**

#### 1.0 FEATURES

- YPrPb support for 480i, 576i, 480p and 576p Output
- Macrovision<sup>TM</sup> 7.1.L1 copy protection support
- Programmable digital input interface supporting RGB and YCrCb input data formats
- Interlaced to progressive scan conversion for DVD
- Support for NTSC, PAL TV and Progressive Scan formats
- Support for SCART output
- TV connection detection
- Outputs of CVBS, S-Video and YPbPr
- Two sets of individual DAC output pins, CVBS, S-Video and YPbPr to allow switching among TV- out connectors without additional external video switches
- Programmable power management
- Four 10-bit video DAC outputs
- Fully programmable through serial port
- Offered in a 48-pin LQFP package

### 2.0 GENERAL DESCRIPTION

The CH7205 is a video TV encoder device for DVD application which accepts a digital video input signal, encodes and transmits data through four 10-bit high speed DACs. The device is able to generate synchronization signals for NTSC and PAL TV standards with CVBS, S-Video outputs, and YPrPb interface 480i, 576i, 480p and 576p consumer video outputs.

The device accepts data over one 12-bit (or 8-bit) wide data port with dual edge clock data transfer for multiplexed data (24 bit or 16 bit) through variable voltage data port which supports 5 different data formats including RGB and YCrCb.

A high accuracy low jitter phase locked loop is integrated to create outstanding video quality. Support is provided for Macrovision<sup>TM</sup>. ITU-R BT.656 interlaced video can be input and scan converted to non-interlaced video.



Figure 1: Functional Block Diagram (CH7205 48 pin package)

## 3.0 PIN-OUT

## 3.1 Package Diagram



Figure 2: 48-Pin LQFP Package

2 209-0000-022 Rev. 1.41, 2/19/2003

## 3.2 Pin Description

**Table 1: Pin Description** 

| Pin #                       | # of<br>Pins | Type   | Symbol            | Description                                                                                                                                                                                                                                                                                                     |
|-----------------------------|--------------|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-4,<br>6,7,<br>9-13,<br>48 | 12           | In     | D[11]-D[0]        | Data[11] through Data[0] Inputs These pins accept the 12 data inputs from a digital video port The levels are 0 to DVDDV, and the VREF signal is used as the threshold level.                                                                                                                                   |
| 14                          | 1            | In/Out | GPIO0             | General Purpose Input – Output0 (weak internal pull-up) This pin provides general purpose I/O controlled via the serial port. This allows an external switch to be used to select NTSC or PAL at power-up. The internal pull-up will be to the DVDD supply.                                                     |
| 15                          | 1            | In/Out | GPIO1 /<br>CSYNC  | General Purpose Input – Output1 (weak internal pull-up) This pin provides general purpose I/O controlled via the serial port. This allows an external switch to be used to select NTSC or PAL at power-up. The internal pull-up will be to the DVDD supply. It can also be configured to output composite sync. |
| 17                          | 1            | Out    | CVBS<br>(DACA0)   | Composite Video  This pin outputs a composite video signal capable of driving a 75 ohm doubly terminated load. During bypass modes this output is valid only if the data format is compatible with one of the TV-Out display modes.                                                                             |
| 20                          | 1            | Out    | Pb/Cb<br>(DACB3)  | Pb / Cb Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to the Pb component of YPrPb or the Cb component of YCrCb.                                                                                               |
| 21                          | 1            | Out    | CVBS/B<br>(DACA3) | Composite Video / Blue Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be composite video or blue (for SCART type 1 connections).                                                                             |
| 22                          | 1            | Out    | Pr/Cr<br>(DACB2)  | Pr / Cr Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be the Pr component of YPrPb or the Cr component of YCrCb.                                                                                            |
| 23                          | 1            | Out    | C/R<br>(DACA2)    | Chroma / Red Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be s-video chrominance or red (for SCART type 1 connections).                                                                                    |
| 24                          | 1            | Out    | Y<br>(DACB1)      | Luma This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be s-video luminance.                                                                                                                                           |
| 25                          | 1            | Out    | Y/G<br>(DACA1)    | Luma / Green Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be the luminance component of YPrPb.                                                                                                             |
| 27                          | 1            | In     | ISET              | Current Set Resistor Input This pin sets the DAC current. A 140 ohm resistor should be connected between this pin and GND (pin 26) using short and wide traces.                                                                                                                                                 |
| 29                          | 1            | In/Out | SPD               | Serial Port Data Input / Output This pin functions as the bi-directional data pin of the serial port and operates with inputs from 0 to VDDV. Outputs are driven from 0 to VDDV. The serial port address is 76h.                                                                                                |
| 30                          | 1            | In     | SPC               | Serial Port Clock Input This pin functions as the clock pin of the serial port, and uses the DVDD supply.                                                                                                                                                                                                       |
| 32                          | 1            | In     | RESET*            | Reset * Input (Internal pull-up) When this pin is low, the device is held in the power-on reset condition. When this pin is high, reset is controlled through the serial port.                                                                                                                                  |

| Table 1: Pin Description (continued) |              |        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|--------------------------------------|--------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin #                                | # of<br>Pins | Type   | Symbol         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 35                                   | 1            | In     | XI / FIN       | Crystal Input / External Reference Input A parallel resonance 14.31818MHz crystal (± 20 ppm) should be attached between this pin and XO. However, an external CMOS compatible clock cardrive the XI/FIN input.                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 36                                   | 1            | Out    | XO             | Crystal Output A parallel resonance 14.31818MHz crystal (± 20 ppm) should be attached between this pin and XI / FIN. However, if an external CMOS clock is attached to XI/FIN, XO should be left open.                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 38                                   | 1            | Out    | BCO/<br>VSYNC  | Buffered Clock Output / VSYNC This output pin provides selectable buffered clocks to be output, driven by DVDD supply. The output clock can be selected using the BCO register. levels are 0 to DVDD. This pin can output VSYNC in bypass RGB mode.                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 40                                   | 1            | Out    | P-OUT          | Pixel Clock Output  This pin provides a pixel clock signal to the controller which can be used as reference frequency. The output is selectable between 1X and 2X of the pix clock frequency. The output driver is driven from the DVDDV supply. This output has a programmable tri-state. The capacitive loading on this pin show be kept to a minimum.                                                                                                                                                                                       |  |  |  |  |
| 42                                   | 1            | In     | VREF           | Reference Voltage Input The VREF pin inputs a reference voltage of DVDDV / 2. The signal is derived externally through a resistor divider and decoupling capacitor, and will be used as a reference level for data, sync and clock inputs.                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 43, 44                               | 2            | In     | XCLK,<br>XCLK* | External Clock Inputs  These inputs form a differential clock signal input to the device for use with the H, V and D[11:0] data. If differential clocks are not available, the XCLK* input should be connected to VREF.                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 45                                   | 1            | In/Out | Н              | The clock polarity used can be selected by the MCP control bit.  Horizontal Sync Input / Output  When the SYO control bit is low, this pin accepts a horizontal sync input for use with the input data. The amplitude will be 0 to DVDDV, and the VREF signal is used as the threshold level. This pin must be used as an input in all bypass modes.  When the SYO control bit is high, the device will output a horizontal sync pulse, 64 pixels wide. The output is driven from the DVDD supply. This output is valid with TV-Out operation. |  |  |  |  |
| 46                                   | 1            | In/Out | V              | Output is valid with TV-Out operation.  Vertical Sync Input / Output  When the SYO control bit is low, this pin accepts a vertical sync input for with the input data. The amplitude will be 0 to DVDDV, and the VREF signal is used as the threshold level. This pin must be used as an input in a bypass modes.  When the SYO control bit is high, the device will output a vertical sync pul one line wide. The output is driven from the DVDD supply. This output is valid with TV-Out operation.                                          |  |  |  |  |
| 5,16,33                              | 3            | Power  | DVDD           | Digital Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 8,18,31,39                           | 4            | Power  | DGND           | Digital Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 41                                   | 1            | Power  | VDDV           | I/O Supply Voltage (1.1V to 3.3V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 34                                   | 1            | Power  | AVDD           | PLL Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 37                                   | 1            | Power  | AGND           | PLL Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 28                                   | 1            | Power  | VDD            | DAC Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 19,26                                | 2            | Power  | GND            | DAC Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |

4 209-0000-022 Rev. 1.41, 2/19/2003

## 4.0 PACKAGE DIMENSIONS





Figure 3: 48 Pin LQFP Package

### **Table of Dimensions**

| No. of  | Leads | SYMBOL |   |     |      |      |      |      |      |      |    |
|---------|-------|--------|---|-----|------|------|------|------|------|------|----|
| 48 (7 X | 7 mm) | A      | В | C   | D    | E    | F    | G    | Н    | I    | J  |
| Milli-  | MIN   | 0      | 7 | 0.5 | 0.17 | 1.35 | 0.05 | 1.00 | 0.45 | 0.09 | 0° |
| meters  | MAX   | 9      | / | 0.5 | 0.27 | 1.45 | 0.15 | 1.00 | 0.75 | 0.20 | 7° |

### **Disclaimer**

This document provides technical information for the user. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. We provide no warranty for the use of our products and assume no liability for errors contained in this document. The customer should make sure that they have the most recent data sheet version. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Chrontel, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death.

| ORDERING INFORMATION     |      |                |                |  |  |  |  |  |
|--------------------------|------|----------------|----------------|--|--|--|--|--|
| Part Number Package Type |      | Number of Pins | Voltage Supply |  |  |  |  |  |
| CH7205A-D                | LQFP | 48             | 3.3V           |  |  |  |  |  |

# **Chrontel**

2210 O'Toole Avenue, Suite 100, San Jose, CA 95131-1326 Tel: (408) 383-9328 Fax: (408) 383-9338

www.chrontel.com E-mail: sales@chrontel.com

©2002 Chrontel, Inc. All Rights Reserved. Printed in the U.S.A.

6 209-0000-022 Rev. 1.41, 2/19/2003