

SBAS326C-JUNE 2004-REVISED DECEMBER 2004

# 4-Channel, 12-Bit, 40MSPS ADC with Serial LVDS Interface

#### **FEATURES**

Maximum Sample Rate: 40MSPS

12-Bit ResolutionNo Missing Codes

Power Dissipation: 607mW

CMOS Technology

• Simultaneous Sample-and-Hold

70.5dBFS SNR at 10MHz IF

Internal and External References

• 3.3V Digital/Analog Supply

Serialized LVDS Outputs

Integrated Frame and Bit Patterns

• MSB and LSB First Modes

• Option to Double LVDS Clock Output Currents

• Pin- and Format-Compatible Family

HTQFP-64 PowerPAD™ Package

#### **APPLICATIONS**

• Portable Ultrasound Systems

Tape Drives

Test Equipment

Optical Networking

#### **DESCRIPTION**

The ADS5240 is a high-performance, 4-channel, 40MSPS analog-to-digital converter (ADC). Internal references are provided, simplifying system design requirements. Low power consumption allows for the highest of system integration densities. Serial LVDS (low-voltage differential signaling) outputs reduce the number of interface lines and package size.

#### **RELATED PRODUCTS**

| MODEL                  | RESOLUTION<br>(BITS)   | SAMPLE RATE<br>(MSPS) | CHANNELS |  |  |  |  |  |  |  |  |
|------------------------|------------------------|-----------------------|----------|--|--|--|--|--|--|--|--|
| ADS5242 <sup>(1)</sup> | 12                     | 65                    | 4        |  |  |  |  |  |  |  |  |
| (1) Available (        | (1) Available Q1 2005. |                       |          |  |  |  |  |  |  |  |  |

An integrated phase lock loop multiplies the incoming ADC sampling clock by a factor of 12. This 12x clock is used in the process of serializing the data output from each channel. The 12x clock is also used to generate a 1x and a 6x clock, both of which are transmitted as LVDS clock outputs. The 6x clock is denoted by the differential pair LCLK $_{\rm P}$  and LCLK $_{\rm N}$ , while the 1x clock is denoted by ADCLK $_{\rm P}$  and ADCLK $_{\rm N}$ . The word output of each ADC channel can be transmitted either as MSB or LSB first. The bit coinciding with the rising edge of the 1x clock output is the first bit of the word. Data is to be latched by the receiver on both the rising and falling edges of the 6x clock.

The ADS5240 provides internal references, or can optionally be driven with external references. Best performance can be achieved through the internal reference mode.

The device is available in an HTQFP-64 PowerPAD package and is specified over a -40°C to +85°C operating range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | PACKAGE-LEAD            | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|---------|-------------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| ADS5240 | HTQFP-64 <sup>(2)</sup> | PAP                   | -40°C to +85°C                    | ADS5240I           | ADS5240IPAP        | Tray, 160                    |
| AD35240 | H1QFF-04(-)             | FAF                   | -40 C to +65 C                    | AD352401           | ADS5240IPAPT       | Tape and Reel, 1000          |

(1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet.

Thermal pad size: 5.29mm  $\times 5.29$ mm (min), 6.50mm  $\times 6.50$ mm (max).

#### ABSOLUTE MAXIMUM RATINGS(1)

| Supply Voltage Range, AVDD                           | -0.3V to +3.8V  |
|------------------------------------------------------|-----------------|
| Supply Voltage Range, LVDD                           | -0.3V to +3.8V  |
| Voltage Between AVSS and LVSS                        | -0.3V to +0.3V  |
| Voltage Between AVDD and LVDD                        | -0.3V to +0.3V  |
| Voltage Applied to External REF Pins                 | -0.3V to +2.4V  |
| All LVDS Data and Clock Outputs                      | -0.3V to +2.4V  |
| Analog Input Pins                                    | -0.15V to +3.0V |
| Peak Total Input Current (all inputs)                | 30mA            |
| Junction Temperature                                 | +105°C          |
| Operating Free-Air Temperature Range, T <sub>A</sub> | -40°C to +85°C  |
| Lead Temperature, 1.6mm (1/16" from case for 10s)    | 220°C           |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.



## **RECOMMENDED OPERATING CONDITIONS**

|                                                                       |     | ADS5240 |     |       |
|-----------------------------------------------------------------------|-----|---------|-----|-------|
|                                                                       | MIN | TYP     | MAX | UNITS |
| SUPPLIES AND REFERENCES                                               |     |         |     |       |
| Analog Supply Voltage, AVDD                                           | 3.0 | 3.3     | 3.6 | V     |
| Output Driver Supply Voltage, LVDD                                    | 3.0 | 3.3     | 3.6 | V     |
| CLOCK INPUT AND OUTPUTS                                               |     |         |     |       |
| ADCLK Input Sample Rate (low-voltage TTL)                             | 20  |         | 40  | MSPS  |
| Low-Level Voltage Clock Input                                         |     |         | 0.6 | V     |
| High-Level Voltage Clock Input                                        | 2.2 |         |     | V     |
| ADCLK <sub>P</sub> and ADCLK <sub>N</sub> Outputs (LVDS)              | 20  |         | 40  | MHz   |
| LCLK <sub>P</sub> and LCLK <sub>N</sub> Outputs (LVDS) <sup>(1)</sup> | 120 |         | 240 | MHz   |
| Operating Free-Air Temperature, T <sub>A</sub>                        | -40 |         | +85 | °C    |
| Thermal Characteristics:                                              |     |         |     |       |
| $\theta_{JA}$                                                         |     | 24      |     | °C/W  |
| $\theta_{\sf JC}$                                                     |     | 15      |     | °C/W  |

<sup>(1)</sup>  $6 \times ADCLK$ .

#### **REFERENCE SELECTION**

| MODE                                                                                        | INT/EXT | DESCRIPTION                                                                                                                                                      |  |  |
|---------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Internal Reference 1 Full-scale range = 2.0V <sub>PP</sub> . Default with internal pull-up. |         |                                                                                                                                                                  |  |  |
| External Reference                                                                          | 0       | Internal reference is powered down. Common mode of external reference should be within 50mV of $V_{CM}$ . $V_{CM}$ is derived from the internal bandgap voltage. |  |  |



#### **ELECTRICAL CHARACTERISTICS**

 $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C. Typical values are at  $T_A$  = 25°C, clock frequency = 40MSPS, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V differential, transformer coupled inputs, -1dBFS,  $I_{SET}$  = 56.2k $\Omega$ , internal voltage reference, and LDVS buffer current at 3.5mA per channel, unless otherwise noted.

|           |                                                 |                                                                                |       | ADS5240           |       |            |  |
|-----------|-------------------------------------------------|--------------------------------------------------------------------------------|-------|-------------------|-------|------------|--|
|           | PARAMETER                                       | TEST CONDITIONS                                                                | MIN   | TYP               | MAX   | UNITS      |  |
| DC ACCU   | RACY                                            |                                                                                |       |                   |       |            |  |
|           | No Missing Codes                                |                                                                                |       | Assured           |       |            |  |
| DNL       | Differential Nonlinearity                       | f <sub>IN</sub> = 5MHz                                                         | -0.9  | ±0.4              | +0.9  | LSB        |  |
| INL       | Integral Nonlinearity                           | f <sub>IN</sub> = 5MHz                                                         | -2.0  | ±0.75             | +2.0  | LSB        |  |
|           | Offset Error <sup>(1)</sup>                     |                                                                                | -0.75 | ±0.2              | +0.75 | %FS        |  |
|           | Offset Temperature Coefficient                  |                                                                                |       | 14                |       | ppm/°C     |  |
|           | Fixed Attenuation in Channel (2)                |                                                                                |       | 1                 |       | %FS        |  |
|           | Variable Attenuation in Channel (3)             |                                                                                |       | ±0.2              |       | %FS        |  |
|           | Gain Error <sup>(4)</sup>                       | REF <sub>T</sub> - REF <sub>B</sub>                                            | -5    | ±1.0              | +5    | %FS        |  |
|           | Attenuation Temperature Coefficient (5)         |                                                                                |       | 44                |       | ppm/°C     |  |
| POWER S   | UPPLY                                           |                                                                                |       |                   |       |            |  |
| $I_{CC}$  | Total Supply Current                            | $V_{IN} = FS, F_{IN} = 5MHz$                                                   |       | 184               |       | mA         |  |
| I(AVDD)   | Analog Supply Current                           | $V_{IN} = FS, F_{IN} = 5MHz$                                                   |       | 142               |       | mA         |  |
| I(LVDD)   | Digital Output Driver Supply Current            | $V_{IN}$ = FS, $F_{IN}$ = 5MHz,<br>LVDS into 100Ω Load                         |       | 42                |       | mA         |  |
|           | Power Dissipation                               |                                                                                |       | 607               | 650   | mW         |  |
|           | Power-Down                                      | Clock Running                                                                  |       | 95                |       | mW         |  |
| REFEREN   | CE VOLTAGES                                     |                                                                                |       |                   |       |            |  |
| $VREF_T$  | Reference Top (internal)                        |                                                                                | 1.95  | 2.0               | 2.05  | V          |  |
| $VREF_B$  | Reference Bottom (internal)                     |                                                                                | 0.95  | 1.0               | 1.05  | V          |  |
| $V_{CM}$  | Common-Mode Voltage                             |                                                                                | 1.45  | 1.5               | 1.55  | V          |  |
|           | V <sub>CM</sub> Output Current <sup>(6)</sup>   | ±50mV Change in Voltage                                                        |       | ±2                |       | mA         |  |
| $VREF_T$  | Reference Top (external)                        |                                                                                | 1.875 |                   |       | V          |  |
| $VREF_B$  | Reference Bottom (external)                     |                                                                                |       |                   | 1.125 | V          |  |
|           | External Reference Input Current <sup>(7)</sup> |                                                                                |       | 1.0               |       | mA         |  |
| ANALOG    | INPUT                                           |                                                                                |       |                   |       |            |  |
|           | Differential Input Capacitance                  |                                                                                |       | 4.0               |       | pF         |  |
|           | Analog Input Common-Mode Range                  |                                                                                |       | $V_{CM} \pm 0.05$ |       | V          |  |
|           | Differential Input Voltage Range                |                                                                                | 1.5   |                   | 2.02  | $V_{PP}$   |  |
|           | Voltage Overhead Recovery Time                  | Differential Input Signal at 4V <sub>PP</sub><br>Recovery to Within 1% of Code |       | 4.0               |       | CLK Cycles |  |
|           | Input Bandwidth                                 | -3dBFS                                                                         |       | 300               |       | MHz        |  |
| DIGITAL [ | DATA OUTPUTS                                    |                                                                                |       |                   |       |            |  |
|           | Data Bit Rate                                   |                                                                                | 240   |                   | 480   | MBPS       |  |

- (1) Offset error is the deviation of the average code from mid-code for a zero input. Offset error is expressed in terms of % of full-scale.
- (2) Fixed attenuation in the channel arises due to a fixed attenuation of about 1% in the sample-and-hold amplifier. When the differential voltage at the analog input pins are changed from -V<sub>REF</sub> to +V<sub>REF</sub>, the swing of the output code is expected to deviate from the full-scale code (4096LSB) by the extent of this fixed attenuation.
  NOTE: V<sub>REF</sub> is defined as (REF<sub>T</sub> REF<sub>B</sub>).
- 3) Variable attenuation in the channel refers to the attenuation of the signal in the channel over and above the fixed attenuation.
- (4) The reference voltages are trimmed at production so that (VREF<sub>T</sub> VREF<sub>B</sub>) is within ± 50mV of the ideal value of 1V. It does not include fixed attenuation.
- (5) The attenuation temperature coefficient refers to the temperature coefficient of the attenuation in the channel. It does not account for the variation of the reference voltages with temperature.
- (6) V<sub>CM</sub> provides the common-mode current for the inputs of all four channels when the inputs are AC-coupled. The V<sub>CM</sub> output current specified is the additional drive of the V<sub>CM</sub> buffer if loaded externally.
- 7) Average current drawn from the reference pins in the external reference mode.



#### **AC CHARACTERISTICS**

 $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C. Typical values are at  $T_A$  = 25°C, clock frequency = 40MSPS, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V differential, transformer coupled inputs, -1dBFS,  $I_{SET}$  = 56.2k $\Omega$ , internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.

|                                               |                                                                                     |     | ADS5240 | 0   |       |
|-----------------------------------------------|-------------------------------------------------------------------------------------|-----|---------|-----|-------|
| PARAMETER                                     | CONDITIONS                                                                          | MIN | TYP     | MAX | UNITS |
| DYNAMIC CHARACTERISTICS                       |                                                                                     |     |         |     |       |
|                                               | f <sub>IN</sub> = 1MHz                                                              |     | 87      |     | dBc   |
| SFDR Spurious-Free Dynamic Range              | $f_{IN} = 5MHz$                                                                     | 78  | 85      |     | dBc   |
|                                               | $f_{IN} = 10MHz$                                                                    |     | 85      |     | dBc   |
|                                               | $f_{IN} = 1MHz$                                                                     |     | 95      |     | dBc   |
| HD <sub>2</sub> 2nd-Order Harmonic Distortion | $f_{IN} = 5MHz$                                                                     | 85  | 95      |     | dBc   |
|                                               | $f_{IN} = 10MHz$                                                                    |     | 90      |     | dBc   |
|                                               | f <sub>IN</sub> = 1MHz                                                              |     | 87      |     | dBc   |
| HD <sub>3</sub> 3rd-Order Harmonic Distortion | $f_{IN} = 5MHz$                                                                     | 78  | 85      |     | dBc   |
|                                               | $f_{IN} = 10MHz$                                                                    |     | 85      |     | dBc   |
|                                               | $f_{IN} = 1MHz$                                                                     |     | 70.5    |     | dBFS  |
| SNR Signal-to-Noise Ratio                     | $f_{IN} = 5MHz$                                                                     | 68  | 70.5    |     | dBFS  |
|                                               | $f_{IN} = 10MHz$                                                                    |     | 70      |     | dBFS  |
|                                               | $f_{IN} = 1MHz$                                                                     |     | 70      |     | dBFS  |
| SINAD Signal-to-Noise and Distortion          | $f_{IN} = 5MHz$                                                                     | 67  | 70      |     | dBFS  |
|                                               | $f_{IN} = 10MHz$                                                                    |     | 69.5    |     | dBFS  |
| IMD Two-Tone Intermodulation Distortion       | $f_1 = 9.5MHz$ at -7dBFS                                                            |     | -88     |     | dBc   |
| IND TWO-TONE INtermodulation distortion       | $f_2 = 10.2MHz$ at -7dBFS                                                           |     | -00     |     |       |
| ENOB Effective Number of Bits                 | f <sub>IN</sub> = 5MHz                                                              |     | 11.3    |     | Bits  |
| Crosstalk                                     | Signal Applied to 3 Channels; Measurement Taken on the Channel with No Input Signal |     | -90     |     | dBc   |



#### LVDS DIGITAL DATA AND CLOCK OUTPUTS

Test conditions at  $I_O = 3.5$ mA,  $R_{LOAD} = 100\Omega$ , and  $C_{LOAD} = 6$ pF.  $I_O$  refers to the current setting for the LVDS buffer.  $R_{LOAD}$  is the differential load resistance between the LVDS pair.  $C_{LOAD}$  is the effective single-ended load capacitance between each of the LVDS pins and ground.  $C_{LOAD}$  includes the receiver input parasitics as well as the routing parasitics. Measurements are done with a transmission line of  $100\Omega$  characteristic impedance between the device and the load. All LVDS specifications are characterized, but not tested at production.

|                     | PARAMETER                                                 | CONDITIONS                                                        | MIN  | TYP  | MAX  | UNITS |
|---------------------|-----------------------------------------------------------|-------------------------------------------------------------------|------|------|------|-------|
| DC SPECI            | FICATIONS (1)                                             |                                                                   |      |      |      |       |
| V <sub>OH</sub>     | Output Voltage High, OUT <sub>P</sub> or OUT <sub>N</sub> | $R_{LOAD}$ = 100 $\Omega\pm$ 1% See LVDS Timing Diagram, Page 7   |      | 1375 | 1500 | mV    |
| V <sub>OL</sub>     | Output Voltage Low, $OUT_P$ or $OUT_N$                    | $R_{LOAD} = 100\Omega \pm 1\%$                                    | 900  | 1025 |      | mV    |
| V <sub>OD</sub>     | Output Differential Voltage, $ OUT_P - OUT_N $            | $R_{LOAD} = 100\Omega \pm 1\%$                                    | 300  | 350  | 400  | mV    |
| V <sub>OS</sub>     | Output Offset Voltage <sup>(2)</sup>                      | $R_{LOAD}$ = 100 $\Omega$ ± 1%<br>See LVDS Timing Diagram, Page 7 | 1100 | 1200 | 1300 | mV    |
| Co                  | Output Capacitance (3)                                    | $V_{CM} = 1.5V$                                                   |      | 4    |      | pF    |
| $ \Delta V_{OD} $   | Change in  V <sub>OD</sub>   Between 0 and 1              | $R_{LOAD} = 100\Omega \pm 1\%$                                    |      |      | 25   | mV    |
| $\Delta V_{OS}$     | Change Between 0 and 1                                    | $R_{LOAD} = 100\Omega \pm 1\%$                                    |      |      | 25   | mV    |
| ISOUT               | Output Short-Circuit Current                              | Drivers Shorted to Ground                                         |      |      | 40   | mA    |
| ISOUT <sub>NP</sub> | Output Current                                            | Drivers Shorted Together                                          |      |      | 12   | mA    |
| DRIVER A            | C SPECIFICATIONS                                          |                                                                   |      |      |      |       |
| Clock               | LVDS Clock Duty Cycle                                     | $6 \times ADCLK$ (LCLK <sub>P</sub> , LCLK <sub>N</sub> )         | 45   | 50   | 55   | %     |
|                     | Minimum Data Setup Time (4)(5)                            |                                                                   |      | 650  |      | ps    |
|                     | Minimum Data Hold Time (4) (5)                            |                                                                   |      | 650  |      | ps    |
| $t_{RISE}/t_{FALL}$ | $V_{\rm OD}$ Rise Time or $V_{\rm OD}$ Fall Time          | $I_O = 2.5 \text{mA}$                                             |      | 400  |      | ps    |
|                     |                                                           | $I_O = 3.5 \text{mA}$                                             |      | 250  |      | ps    |
|                     |                                                           | $I_O = 4.5 \text{mA}$                                             |      | 200  |      | ps    |
|                     |                                                           | $I_O = 6mA$                                                       |      | 150  |      | ps    |

- (1) The DC specifications refer to the condition where the LVDS outputs are not switching, but are permanently at a valid logic level 0 or 1.
- (2) V<sub>OS</sub> refers to the common-mode of OUT<sub>P</sub> and OUT<sub>N</sub>.
- (3) Output capacitance inside the device, from either OUT<sub>P</sub> or OUT<sub>N</sub> to ground.
- (4) Refer to the LVDS application note (SBAA118) for a description of data setup and hold times.
- (5) Setup and hold time specifications take into account the effect of jitter on the output data and clock. These specifications also assume that the data and clock paths are perfectly matched within the receiver. Any mismatch in these paths within the receiver would appear as reduced timing margins.

#### **SWITCHING CHARACTERISTICS**

 $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C. Typical values are at  $T_A$  = 25°C, clock frequency = 40MSPS, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, -1dBFS,  $I_{SET}$  = 56.2k $\Omega$ , internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.

|                           |                               |            | ADS5240     |     |    |        |
|---------------------------|-------------------------------|------------|-------------|-----|----|--------|
|                           | PARAMETER                     | CONDITIONS | MIN TYP MAX |     |    | UNITS  |
| SWITCHING S               | PECIFICATIONS                 |            |             |     |    |        |
|                           | t <sub>SAMPLE</sub>           |            | 25          |     | 50 | ns     |
| t <sub>D</sub> (A)        | Aperture Delay                |            |             | 3.1 |    | ns     |
|                           | Aperture Jitter (uncertainty) |            |             | 1   |    | ps rms |
| t <sub>D</sub> (pipeline) | Latency                       |            |             | 6.5 |    | Cycles |
| t <sub>PROP</sub>         | Propagation Delay             |            |             | 5   |    | ns     |



#### LVDS TIMING DIAGRAM (PER ADC CHANNEL)



#### **RESET TIMING**



#### **POWER-DOWN TIMING**





#### **SERIAL INTERFACE**

 $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C. Typical values are at  $T_A$  = 25°C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, -1dBFS,  $I_{SET}$  = 56.2k $\Omega$ , internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.

|                      |                              |                 | ADS5240 |     |      |       |
|----------------------|------------------------------|-----------------|---------|-----|------|-------|
|                      | PARAMETER                    | TEST CONDITIONS | MIN     | TYP | MAX  | UNITS |
| SCLK                 | Serial Clock Input Frequency |                 |         |     | 20   | MHz   |
| V <sub>IN</sub> LOW  | Input Low Voltage            |                 | 0       |     | 0.6  | V     |
| V <sub>IN</sub> HIGH | Input High Voltage           |                 | 2.2     |     | AVDD | V     |
|                      | Input Current                |                 |         | ±10 |      | μΑ    |
|                      | Input Pin Capacitance        |                 |         | 5.0 |      | pF    |

#### **SERIAL INTERFACE TIMING**

Data is shifted in MSB first.



| PARAMETER      | DESCRIPTION             | MIN      | TYP | MAX | UNIT |
|----------------|-------------------------|----------|-----|-----|------|
| t <sub>1</sub> | Serial CLK Period       | 50       |     |     | ns   |
| t <sub>2</sub> | Serial CLK High Time    |          | 25  |     | ns   |
| t <sub>3</sub> | Serial CLK Low Time     |          | 25  |     | ns   |
| t <sub>4</sub> | Minimum Data Setup Time |          | 5   |     | ns   |
| t <sub>5</sub> | Minimum Data Hold Time  | d Time 5 |     |     |      |



#### **SERIAL INTERFACE REGISTERS**

|    | ADDI | RESS |    |    | DA | TA |    | DESCRIPTION                          | REMARKS                                            |
|----|------|------|----|----|----|----|----|--------------------------------------|----------------------------------------------------|
| D7 | D6   | D5   | D4 | D3 | D2 | D1 | D0 |                                      |                                                    |
| 0  | 0    | 0    | 0  |    |    |    |    | LVDS BUFFERS (register 0)            |                                                    |
|    |      |      |    | 0  | 0  |    |    | Normal ADC Output                    | (default after reset)                              |
|    |      |      |    | 0  | 1  |    |    | Deskew Pattern                       |                                                    |
|    |      |      |    | 1  | 0  |    |    | Sync Pattern                         | Patterns Get Reversed in MSB<br>First Mode of LVDS |
|    |      |      |    | 1  | 1  |    |    | Custom Pattern                       | The mode of EVDe                                   |
|    |      |      |    |    |    | 0  | 0  | Output Current in LVDS = 3.5mA       | (default after reset)                              |
|    |      |      |    |    |    | 0  | 1  | Output Current in LVDS = 2.5mA       |                                                    |
|    |      |      |    |    |    | 1  | 0  | Output Current in LVDS = 4.5mA       |                                                    |
|    |      |      |    |    |    | 1  | 1  | Output Current in LVDS = 6.0mA       |                                                    |
| 0  | 0    | 0    | 1  |    |    |    |    | LSB/MSB MODE (register 1)            |                                                    |
|    |      |      |    | 0  | Χ  | Х  | 0  | Default LVDS Clock Output Current    | $I_{OUT} = 3.5 mA$                                 |
|    |      |      |    | 0  | X  | X  | 1  | 2X LVDS Clock Output Current         | I <sub>OUT</sub> = 7.0mA                           |
|    |      |      |    | 0  | 0  | X  | X  | LSB First Mode                       | (default after reset)                              |
|    |      |      |    | 0  | 1  | Х  | Х  | MSB First Mode                       |                                                    |
| 0  | 0    | 1    | 0  |    |    |    |    | POWER-DOWN ADC CHANNELS (register 2) |                                                    |
|    |      |      |    | 0  | 1  | 0  | X  | D2: Power-Down for Channel 2         | Logic 1 = Channel Powered                          |
|    |      |      |    | 0  | Χ  | 0  | 1  | D0: Power-Down for Channel 1         | Down                                               |
| 0  | 0    | 1    | 1  |    |    |    |    | POWER-DOWN ADC CHANNELS (register 3) |                                                    |
|    |      |      |    | 1  | 0  | X  | 0  | D3: Power-Down for Channel 4         | Logic 1 = Channel Powered                          |
|    |      |      |    | X  | 0  | 1  | 0  | D1: Power-Down for Channel 3         | Down                                               |
|    |      |      |    |    |    |    |    | CUSTOM PATTERN (registers 4-6)       |                                                    |
|    |      |      |    | D3 | D2 | D1 | D0 | Bits for Custom Pattern              | See Test Patterns                                  |
| 0  | 1    | 0    | 0  | Х  | Χ  | Х  | Х  |                                      |                                                    |
| 0  | 1    | 0    | 1  | Х  | Χ  | Х  | Х  |                                      |                                                    |
| 0  | 1    | 1    | 0  | X  | Χ  | Х  | Х  |                                      |                                                    |

# TEST PATTERNS<sup>(1)</sup>

| Deskew | 1010101010                                                                                                                                                                                                                                                           |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sync   | 000000111111                                                                                                                                                                                                                                                         |
| Custom | Any 12-bit pattern that is defined in the custom pattern registers 4 to 6. The output comes out in the following order:  D0(4) D1(4) D2(4) D3(4) D0(5) D1(5) D2(5) D3(5) D0(6) D1(6) D2(6) D3(6)  where, for example, D0(4) refers to the D0 bit of register 4, etc. |

<sup>(1)</sup> Default is LSB first. If MSB first is selected, the above patterns will be reversed.



#### **PIN CONFIGURATION**





## **PIN DESCRIPTIONS**

| NAME               | PIN#                               | I/O | DESCRIPTION                                                                     |
|--------------------|------------------------------------|-----|---------------------------------------------------------------------------------|
| AVDD               | 1, 5, 10, 39, 44, 48, 55, 60       | Ţ   | Analog Power Supply                                                             |
| IN1 <sub>P</sub>   | 2                                  | - 1 | Channel 1 Differential Analog Input High                                        |
| IN1 <sub>N</sub>   | 3                                  | - 1 | Channel 1 Differential Analog Input Low                                         |
| AVSS               | 4, 6, 9, 40, 43, 45, 49, 57-59, 64 | - 1 | Analog Ground                                                                   |
| IN2 <sub>P</sub>   | 7                                  | - 1 | Channel 2 Differential Analog Input High                                        |
| IN2 <sub>N</sub>   | 8                                  | - 1 | Channel 2 Differential Analog Input Low                                         |
| LVSS               | 11, 13, 14, 22, 28, 35, 36, 38     | - 1 | LVDS Ground                                                                     |
| PD                 | 12                                 | - 1 | Power-Down; 0 = Normal, 1 = Power-Down                                          |
| LCLK <sub>P</sub>  | 15                                 | 0   | Positive LVDS Clock                                                             |
| LCLK <sub>N</sub>  | 16                                 | 0   | Negative LVDS Clock                                                             |
| NC                 | 17, 18, 31, 32                     | _   | No Connection                                                                   |
| OUT1 <sub>P</sub>  | 19                                 | 0   | Channel 1 Positive LVDS Data Output                                             |
| OUT1 <sub>N</sub>  | 20                                 | 0   | Channel 1 Negative LVDS Data Output                                             |
| LVDD               | 21, 27                             | - 1 | LVDS Power Supply                                                               |
| OUT2 <sub>P</sub>  | 23                                 | 0   | Channel 2 Positive LVDS Data Output                                             |
| OUT2 <sub>N</sub>  | 24                                 | 0   | Channel 2 Negative LVDS Data Output                                             |
| OUT3 <sub>P</sub>  | 25                                 | 0   | Channel 3 Positive LVDS Data Output                                             |
| OUT3 <sub>N</sub>  | 26                                 | 0   | Channel 3 Negative LVDS Data Output                                             |
| OUT4 <sub>P</sub>  | 29                                 | 0   | Channel 4 Positive LVDS Data Output                                             |
| OUT4 <sub>N</sub>  | 30                                 | 0   | Channel 4 Negative LVDS Data Output                                             |
| ADCLK <sub>P</sub> | 33                                 | 0   | Positive LVDS ADC Clock Output                                                  |
| ADCLK <sub>N</sub> | 34                                 | 0   | Negative LVDS ADC Clock Output                                                  |
| RESET              | 37                                 | - 1 | Reset Registers to Default; 0 = Reset, 1 = Normal                               |
| IN3 <sub>P</sub>   | 41                                 | - 1 | Channel 3 Differential Analog Input High                                        |
| IN3 <sub>N</sub>   | 42                                 | - 1 | Channel 3 Differential Analog Input Low                                         |
| IN4 <sub>P</sub>   | 46                                 | - 1 | Channel 4 Differential Analog Input High                                        |
| IN4 <sub>N</sub>   | 47                                 | - 1 | Channel 4 Differential Analog Input Low                                         |
| I <sub>SET</sub>   | 50                                 | I/O | Bias Current Setting Resistor of $56.2k\Omega$ to Ground                        |
| $V_{CM}$           | 51                                 | 0   | Common-Mode Output Voltage                                                      |
| REFB               | 52                                 | I/O | Reference Bottom Voltage (2Ω resistor in series with 0.1μF capacitor to ground) |
| REF <sub>T</sub>   | 53                                 | I/O | Reference Top Voltage (2Ω resistor in series with 0.1μF capacitor to ground)    |
| INT/EXT            | 54                                 | - 1 | Internal/External Reference Select; 0 = External, 1 = Internal                  |
| ADCLK              | 56                                 | - 1 | Data Converter Clock Input                                                      |
| <del>CS</del>      | 61                                 | - 1 | Chip-Select; 0 = Select, 1 = No Select                                          |
| SDATA              | 62                                 | - 1 | Serial Data Input                                                               |
| SCLK               | 63                                 | - 1 | Serial Data Clock                                                               |



#### **DEFINITION OF SPECIFICATIONS**

#### **Analog Bandwidth**

The analog input frequency at which the spectral power of the fundamental frequency (as determined by FFT analysis) is reduced by 3dB.

#### **Aperture Delay**

The delay in time between one of the edges of the input sampling clock and the actual time at which the sampling occurs.

#### **Aperture Uncertainty (Jitter)**

The sample-to-sample variation in aperture delay.

#### **Clock Pulse Width/Duty Cycle**

Pulse width high is the minimum amount of time that the ENCODE pulse should be left in logic '1' state to achieve rated performance. Pulse width low is the minimum time that the ENCODE pulse should be left in a low state (logic '0'). At a given clock rate, these specifications define an acceptable clock duty cycle.

#### **Differential Nonlinearity (DNL)**

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation of any single LSB transition at the digital output from an ideal 1 LSB step at the analog input. If a device claims to have no missing codes, it means that all possible codes (for a 12-bit converter, 4096 codes) are present over the full operating range.

#### **Effective Number of Bits (ENOB)**

The effective number of bits for a sine wave input at a given input frequency can be calculated directly from its measured SINAD using the following formula:

$$ENOB = \frac{SINAD - 1.76}{6.02}$$

If SINAD is not known, SNR can be used exceptionally to calculate ENOB (ENOB $_{\rm SNR}$ ).

#### Integral Nonlinearity (INL)

INL is the deviation of the transfer function from a reference line measured in fractions of 1 LSB using a best straight line or best fit determined by a least square curve fit. INL is independent from effects of offset, gain or quantization errors.

#### **Maximum Conversion Rate**

The encode rate at which parametric testing is performed. This is the maximum sampling rate where certified operation is given.

#### **Minimum Conversion Rate**

This is the minimum sampling rate where the ADC still works.

#### **Nyquist Sampling**

When the sampled frequencies of the analog input signal are below  $f_{\text{CLOCK/2}}$ , it is called Nyquist sampling. The Nyquist frequency is  $f_{\text{CLOCK/2}}$ , which can vary depending on the sample rate ( $f_{\text{CLOCK}}$ ).

#### Offset Error

Offset error is the deviation of output code from mid-code when both inputs are tied to common-mode.

#### **Propagation Delay**

This is the delay between the input clock of one of the edges and the time when all data bits are within valid logic levels.

#### Signal-to-Noise and Distortion (SINAD)

The RMS value of the sine wave f<sub>IN</sub> (input sine wave for an ADC) to the RMS value of the noise of the converter from DC to the Nyquist frequency, including harmonic content. It is typically expressed in decibels (dB). SINAD includes harmonics, but excludes DC.

$$SINAD = 20Log_{(10)} \frac{Input(V_S)}{Noise + Harmonics}$$



#### Signal-to-Noise Ratio (without harmonics)

SNR is a measure of signal strength relative to background noise. The ratio is usually measured in dB. If the incoming signal strength in  $\mu V$  is  $V_S$  and the noise level (also in  $\mu V$ ) is  $V_N$ , then the SNR in dB is given by the formula:

$$SNR = 20Log_{(10)} \frac{V_S}{V_N}$$

This is the ratio of the RMS signal amplitude,  $V_{\rm S}$  (set 1dB below full-scale), to the RMS value of the sum of all other spectral components,  $V_{\rm N}$ , excluding harmonics and DC.

#### Spurious-Free Dynamic Range (SFDR)

The ratio of the RMS value of the analog input sine wave to the RMS value of the peak spur observed in the frequency domain. It may be reported in dBc (that is, it degrades as signal levels are lowered), or in dBFS (always related back to converter full-scale). The peak spurious component may or may not be a harmonic.

#### **Temperature Drift**

Temperature drift (for offset error and gain error) specifies the maximum change from the initial temperature value to the value at  $T_{\text{MIN}}$  or  $T_{\text{MAX}}$ .

#### **Total Harmonic Distortion (THD)**

THD is the ratio of the RMS signal amplitude of the input sine wave to the RMS value of distortion appearing at multiples (harmonics) of the input, typically given in dBc.

#### **Two-Tone Intermodulation Distortion Rejection**

The ratio of the RMS value of either input tone  $(f_1, f_2)$  to the RMS value of the worst third-order intermodulation product  $(2f_1 - f_2; 2f_2 - f_1)$ . It is reported in dBc.



#### TYPICAL CHARACTERISTICS

 $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C. Typical values are at  $T_A$  = 25°C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, -1dBFS,  $I_{SET}$  = 56.2k $\Omega$ , internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



Figure 1.



Figure 3.



Figure 5.



Figure 2.



Figure 4.



Figure 6.



### **TYPICAL CHARACTERISTICS (continued)**

 $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C. Typical values are at  $T_A$  = 25°C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, -1dBFS,  $I_{SET}$  = 56.2k $\Omega$ , internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



Figure 7.



Figure 8.



Figure 9.



Figure 10.



Figure 11.



Figure 12.



#### **TYPICAL CHARACTERISTICS (continued)**

 $T_{MIN}$  = -40°C and  $T_{MAX}$  = +85°C. Typical values are at  $T_A$  = 25°C, clock frequency = maximum specified, 50% clock duty cycle, AVDD = 3.3V, LVDD = 3.3V, -1dBFS,  $I_{SET}$  = 56.2k $\Omega$ , internal voltage reference, and LVDS buffer current at 3.5mA per channel, unless otherwise noted.



Figure 13.



#### THEORY OF OPERATION

#### **OVERVIEW**

The ADS5240 is a 4-channel, high-speed, CMOS high-performance lt consists of а sample-and-hold circuit at the input, followed by a 12-bit ADC. The 12 bits given out by each channel are serialized and sent out on a single pair of pins in LVDS format. All four channels of the ADS5240 operate from a single clock referred to as ADCLK. The sampling clocks for each of the four channels are generated from the input clock using a carefully matched clock buffer tree. The 12x clock required for the serializer is generated internally from ADCLK using a phase lock loop (PLL). A 6x and a 1x clock are also output in LVDS format along with the data to enable easy data capture. The ADS5240 operates from internally-generated reference voltages that are trimmed to improve matching across multiple devices on a board. This feature eliminates the need for external routing of reference lines and also improves matching of the gain across devices. The nominal values of REF<sub>T</sub> and REF<sub>B</sub> are 2V and 1V, respectively. These values imply that a differential input of -1V corresponds to the zero code of the ADC, and a differential input of +1V corresponds to the full-scale code (4095 LSB).  $V_{\text{CM}}$  (common-mode voltage of REF<sub>T</sub> and REF<sub>B</sub>) is also made available externally through a pin, and is nominally 1.5V.

The ADC employs a pipelined converter architecture consisting of a combination of multi-bit and single-bit internal stages. Each stage feeds its data into the digital error correction logic, ensuring excellent differential linearity and no missing codes at the 12-bit level. The pipeline architecture results in a data latency of 6.5 clock cycles.

The output of the ADC goes to a serializer that operates from a 12x clock generated by the PLL. The 12 data bits from each channel are serialized and sent LSB first. In addition to serializing the data, the serializer also generates a 1x clock and a 6x clock. These clocks are generated in the same way the serialized data is generated, so these clocks maintain perfect synchronization with the data. The data and clock outputs of the serializer are buffered externally using LVDS buffers. Using LVDS buffers to transmit data externally has multiple advantages, such as reduced number of output pins (saving routing space on the board), reduced power consumption, and reduced effects of digital noise coupling to the analog circuit inside the ADS5240.

The ADS5240 operates from two sets of supplies and grounds. The analog supply/ground set is denoted as AVDD/AVSS, while the digital set is denoted by LVDD/LVSS.

#### DRIVING THE ANALOG INPUTS

The analog input biasing is shown in Figure 14. The recommended method to drive the inputs is through AC coupling. AC coupling removes the worry of setting the common-mode of the driving circuit, since the inputs are biased internally using two  $600\Omega$  resistors.



Figure 14. Analog Input Bias Circuitry

The sampling capacitor used to sample the inputs is 4pF. The choice of the external AC coupling capacitor is dictated by the attenuation at the lowest desired input frequency of operation. The attenuation resulting from using a 10nF AC coupling capacitor is 0.04%.

If the input is DC-coupled, then the output common-mode voltage of the circuit driving the ADS5240 should match the  $V_{CM}$  (which is provided as an output pin) to within  $\pm 50 \text{mV}$ . It is recommended that the output common-mode of the driving circuit be derived from  $V_{CM}$  provided by the device.

The sampling circuit consists of a low-pass RC filter at the input to filter out noise components that might be differentially coupled on the input pins. The inputs are sampled on two 4pF capacitors, see Figure 15. The sampling on the capacitors is done with respect to an internally-generated common-mode voltage (INCM). The switches connecting the sampling capacitors to the INCM are opened out first (before the switches connecting them to the analog inputs). This ensures that the charge injection arising out of the switches opening is independent of the input signal amplitude to a first-order of approximation. SP refers to a sampling clock whose falling edge comes an instant before the SAMPLE clock. The falling edge of SP determines the sampling instant.





Figure 15. Input Circuitry

#### INPUT OVER-VOLTAGE RECOVERY

The differential full-scale input peak-to-peak supported by the ADS5240 is 2V. For a nominal value of  $V_{\rm CM}$  (1.5V),  $IN_{\rm P}$  and  $IN_{\rm N}$  can swing from 1V to 2V. The ADS5240 is specially designed to handle an over-voltage differential peak-to-peak voltage of 4V (2.5V and 0.5V swings on  $IN_{\rm P}$  and  $IN_{\rm N}$ ). If the input common-mode is not considerably off from  $V_{\rm CM}$  during overload (less than 300mV), recovery from an over-voltage input condition is expected to be within 4 clock cycles. All of the amplifiers in the SHA and ADC are specially designed for excellent recovery from an overload signal.

#### REFERENCE CIRCUIT DESIGN

The digital beam-forming algorithm relies on gain matching across all receiver channels. (A typical system would have about 128 ADCs on the board.) In such a case, it is critical to ensure that the gain is matched, essentially requiring the reference voltages seen by all the ADCs to be the same. Matching references within the four channels of a chip is done by using a single internal reference voltage buffer. Trimming the reference voltages on each chip during production ensures the reference voltages are well-matched across different chips.

All bias currents required for the internal operation of the device are set using an external resistor to ground at pin  $I_{SET}.$  Using a  $56.2k\Omega$  resistor on  $I_{SET}$  generates an internal reference current of  $20\mu A.$  This current is mirrored internally to generate the bias current for the internal blocks. Using a larger external resistor at  $I_{SET}$  reduces the reference bias current and

thereby scales down the device operating power. However, it is recommended that the external resistor be within 10% of the specified value of  $56.2k\Omega$  so that the internal bias margins for the various blocks are proper.

Buffering the internal bandgap voltage also generates a voltage called  $V_{CM},$  which is set to the midlevel of  $REF_{T}$  and  $REF_{B},$  and is accessible on a pin. The internal buffer driving  $V_{CM}$  has a drive of  $\pm 2mA.$  It is meant as a reference voltage to derive the input common-mode in case the input is directly coupled.

When using the internal reference mode, a resistor of  $2\Omega$  should be added between the reference pins (REF<sub>T</sub> and REF<sub>B</sub>) and the decoupling capacitor, as shown in Figure 16.



Figure 16. Internal Reference Mode

The device also supports the use of external reference voltages. This mode involves forcing  ${\sf REF}_{\sf T}$  and  ${\sf REF}_{\sf B}$  externally. In this mode, the internal reference buffer is tri-stated. Since the switching current for the four ADCs come from the externally-forced references, it is possible for the performance to be slightly less than when the internal references are used. It should be noted that in this mode,  ${\sf V}_{\sf CM}$  and ISET continue to be generated from the internal bandgap voltage, as in the internal reference mode. It is therefore important to ensure that the common-mode voltage of the externally-forced reference voltages matches to within 50mV of  ${\sf V}_{\sf CM}$ .

#### **CLOCKING**

The four channels on the chip run off a single ADCLK input. To ensure that the aperture delay and jitter are same for all the channels, a clock tree network is used to generate individual sampling clocks to each channel. The clock paths for all the channels are matched from the source point all the way to the sample-and-hold. This ensures that the performance and timing for all the channels are identical. The use



of the clock tree for matching introduces an aperture delay, which is defined as the delay between the rising edge of ADCLK and the actual instant of sampling. The aperture delays for all the channels are matched. The aperture delays for all channels are matched. However, across conditions of temperature, supply voltage, and devices, the aperture delay averages 3.1ns.

The input ADCLK should ideally have a 50% duty cycle. However, while routing ADCLK to different components on board, the duty cycle of the ADCLK reaching the ADS5240 could deviate from 50%. A smaller (or larger) duty cycle eats into the time available for sample or hold phases of each circuit, and is therefore not optimal. For this reason, the internal PLL is used to generate an internal clock that has 50% duty cycle.

The use of the PLL automatically dictates the minimum sampling rate to be about 20MSPS.

#### LVDS BUFFERS

The LVDS buffer has two current sources, as shown in Figure 17.  $\text{OUT}_P$  and  $\text{OUT}_N$  are loaded externally by a resistive load that is ideally about  $100\Omega.$  Depending on the data being 0 or 1, the currents are directed in one or the other direction through the resistor. While the lower side current source is a constant current source, the higher side current source is controlled through a feedback loop to maintain the output common mode constant. The LVDS buffer has four current settings. The default current setting is 3.5mA, and gives a differential drop of about  $\pm 350\text{mV}$  across the  $100\Omega$  resistor.



Figure 17. LVDS Buffer

The LVDS buffer gets data from a serializer that takes the output data from each channel and serializes it into a single data stream. For a clock frequency of 40MHz, the data rate output by the serializer is 480MBPS. The data comes out LSB first, with a register programmability to revert to MSB first. The serializer also gives out a 1x clock and a 6x clock. The 6x clock (denoted as LCLK<sub>P</sub>/LCLK<sub>N</sub>) is meant to synchronize the capture of the LVDS data. The deskew mode can be enabled as well, using a register setting. This mode gives out a data stream of alternate 0s and 1s and can be used determine the relative delay between the 6x clock and the output data for optimum capture. A 1x clock is also generated by the serializer and transmitted by the LVDS buffer. The 1x clock (referred to as ADCLK<sub>P</sub>/ADCLK<sub>N</sub>) is used to determine the start of the 12-bit data frame. The sync mode (enabled through a register setting) gives out a data of six 0s followed by six 1s. Using this mode, the 1x clock can be used to determine the start of the data frame. In addition to the deskew mode pattern and the sync pattern, a custom pattern can be defined by the user and output from the LVDS buffer.

#### NOISE COUPLING ISSUES

High-speed mixed signals are sensitive to various types of noise coupling. One of the main sources of noise is the switching noise from the serializer and the output buffers. Maximum care is taken to isolate these noise sources from the sensitive analog blocks. As a starting point, the analog and digital domains of the chip are clearly demarcated. AVDD and AVSS are used to denote the supplies for the analog sections, while LVDD and LVSS are used to denote the digital supplies. Care is taken to ensure that there is minimal interaction between the supply sets within the device. The extent of noise coupled and transmitted from the digital to the analog sections depends on the following:

- 1. The effective inductances of each of the supply/ground sets.
- 2. The isolation between the digital and analog supply/ground sets.

Smaller effective inductance of the supply/ground pins leads to better suppression of the noise. For this reason, multiple pins are used to drive each supply/ground. It is also critical to ensure that the impedances of the supply and ground lines on board are kept to the minimum possible values. Use of ground planes in the board as well as large decoupling capacitors between the supply and ground lines are necessary to get the best possible SNR from the device.



It is recommended that the isolation be maintained onboard by using separate supplies to drive AVDD and LVDD, as well as separate ground planes for AVSS and LVSS.

The use of LVDS buffers reduces the injected noise considerably, compared to CMOS buffers. The current in the LVDS buffer is independent of the direction of switching. Also, the low output swing as well as the differential nature of the LVDS buffer results in low-noise coupling.

#### **POWER-DOWN MODE**

The ADS5240 has a power-down pin, PD. Pulling PD high causes the device to enter the power-down mode. In this mode, the reference and clock circuitry as well as all the channels are powered down. Device power consumption drops to less than 100mW in this mode. Individual channels can also be selectively powered down by programming registers.

The ADS5240 also has an internal circuit that monitors the state of stopped clocks. If ADCLK is stopped (or if it runs at a speed < 3MHz), this monitoring circuit generates a logic signal that puts the device in a power-down state. As a result, the power consumption of the device is reduced when ADCLK is stopped. This circuit can also be disabled using register options.

#### **SUPPLY SEQUENCE**

The following supply sequence is recommended for powering up the device:

- 1. AVDD is powered up.
- 2. LVDD is powered up.

During the power-up ramp, the AVDD and LVDD supplies should track each other to within 0.6V.

If this sequencing is not possible, then it is recommended that AVDD and LVDD be powered up simultaneously.

After the supplies have stabilized, it is required to give the device an active RESET pulse. This results in all internal registers getting reset to their default value of 0 (inactive). Without RESET, it is possible that some registers might be in their non-default state on power-up. This could cause the device to malfunction.

# LAYOUT OF PCB WITH PowerPAD THERMALLY-ENHANCED PACKAGES

The ADS5240 is housed in an 64-lead PowerPAD thermally-enhanced package. To make optimum use of the thermal efficiencies designed into the PowerPAD package, the printed circuit board (PCB) must be designed with this technology in mind. Please refer to PowerPAD brief SLMA004 PowerPAD Made Easy (refer to our web site at www.ti.com), which addresses the specific considerations required when integrating a PowerPAD package into a PCB design. For more detailed information, including thermal modeling and repair procedures, please see SLMA002, PowerPAD technical brief Thermally-Enhanced Package (available for download at www.ti.com).

# CONNECTING HIGH-SPEED, MULTI-CHANNEL ADCs TO XILINX FPGAS

A separate application note (XAPP774) describing how to connect Tl's high-speed, multi-channel ADCs with serial LVDS outputs to XILINX FPGAs can be downloaded directly from the XILINX website (http://www.xilinx.com).



#### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. When the thermal pad is soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, *PowerPAD Thermally Enhanced Package*, Texas Instruments Literature No. SLMA002 and Application Brief, *PowerPAD Made Easy*, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PPTD012

#### **Exposed Thermal Pad Dimensions**





.com 12-May-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------------------|
| ADS5240IPAP      | ACTIVE                | HTQFP           | PAP                | 64   | 160            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR            |
| ADS5240IPAPG4    | ACTIVE                | HTQFP           | PAP                | 64   | 160            | TBD                       | Call TI          | Call TI                        |
| ADS5240IPAPT     | ACTIVE                | HTQFP           | PAP                | 64   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR            |
| ADS5240IPAPTG4   | ACTIVE                | HTQFP           | PAP                | 64   | 250            | TBD                       | Call TI          | Call TI                        |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PAP (S-PQFP-G64)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated