

# MIPS-Based Embedded Processor Device Overview

# February 2001, ver. 1.2

#### Data Sheet

| Features                   | <ul> <li>Industry-standard MIPS32<sup>TM</sup> 4Kc<sup>TM</sup> 32-bit RISC processor core operating at up to 200 MHz, equivalent to 240 Dhrystone MIPs</li> <li>Memory management unit (MMU) included for real-time operating system (RTOS) support</li> <li>Single-cycle 16 × 16 multiply divide unit (MDU)</li> <li>32-bit MIPS<sup>®</sup> RISC processor instruction set, user-level compatible with the R3000<sup>®</sup> and R4000<sup>®</sup> (32-bit mode)</li> <li>Part of the Altera<sup>®</sup> Excalibur<sup>TM</sup> embedded processor solutions:</li> </ul> |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            | <ul> <li>system-on-a-programmable-chip (SOPC) architecture (see Figure 1 on page 4) builds upon features of the APEX<sup>TM</sup> 20KE family of programmable logic devices (PLDs), with up to 1,000,000 gates (see Table 1 on page 2)</li> <li>Advanced memory configuration support</li> </ul>                                                                                                                                                                                                                                                                            |
| EXCALIBUR™                 | <ul> <li>Harvard cache architecture with separate 4-way set associative<br/>16-Kbyte instruction and 16-Kbyte data caches</li> <li>Internal single-port SRAM up to 256 Kbytes</li> <li>Internal dual-port SRAM up to 128 Kbytes</li> <li>External SDRAM 133-MHz data rate (PC133) interface up to<br/>512 Mbytes</li> </ul>                                                                                                                                                                                                                                                 |
| Preliminary<br>Information | <ul> <li>External double data rate (DDR) 266-MHz data rate (PC266) interface up to 512 Mbytes</li> <li>External flash memory; 4 devices, each up to 32 Mbytes</li> <li>Expansion bus interface (EBI) is compatible with industry-standard flash memory, SRAMs, and peripheral devices</li> <li>Advanced bus architecture based on AMBA<sup>™</sup> high performance bus (AHB) capable of running at full processor speed</li> <li>Embedded programmable on-chip peripherals</li> </ul>                                                                                      |
| TECHNOLOGIES               | <ul> <li>Flexible interrupt controller</li> <li>Universal asynchronous receiver/transmitter (UART)</li> <li>General-purpose timer</li> <li>Watchdog timer</li> <li>PLD configuration/reconfiguration possible via the embedded processor software</li> <li>Integrated hardware and software development environment</li> <li>Extended Quartus<sup>™</sup> development environment for Excalibur support</li> </ul>                                                                                                                                                          |
|                            | <ul> <li>Altera MegaWizard<sup>®</sup> Plug-In Manager interface configures the<br/>embedded processor, PLD, bus connections, and peripherals</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### - C/C++ compiler, source-level debugger, and RTOS support

#### **Altera Corporation**

A-DS-EXCARM-01.2

| Feature               | EPXM1     | EPXM4      | EPXM10     |
|-----------------------|-----------|------------|------------|
| Maximum system gates  | 263,000   | 1,052,000  | 1,772,000  |
| Typical gates         | 100,000   | 400,000    | 1,000,000  |
| LEs                   | 4,160     | 16,640     | 38,400     |
| ESBs                  | 26        | 104        | 160        |
| Maximum RAM bits      | 53,248    | 212,992    | 327,680    |
| Maximum macrocells    | 416       | 1,664      | 2,560      |
| Maximum user I/O pins | 178       | 360        | 521        |
| Single-port SRAM      | 32 Kbytes | 128 Kbytes | 256 Kbytes |
| Dual-port SRAM        | 16 Kbytes | 64 Kbytes  | 128 Kbytes |

Note:

(1) These features are preliminary. Contact Altera for up-to-date information.

(2) Single- and dual-port memory sizes are preliminary. Contact Altera for the most up-to-date information.

... and More Features

- Advanced packaging options (see Tables 2 and 3 on page 3)
- 1.8-V supply voltage, but all APEX 20KE I/O standards are supported
  - LVDS
  - SSTL-3
  - GTL+
- Fully configurable memory map
  - Extensive embedded system debug facilities
    - SignalTap<sup>™</sup> embedded logic analyzer
    - Software debug monitor
    - Enhanced IEEE Std. 1149.1 EJTAG interface to assist software debugging
- Multiple and separate clock domains controlled by softwareprogrammable phased-lock loops (PLLs) for embedded processor, SDRAM, and PLD
- PLL features include
  - ClockLock<sup>™</sup> feature reducing clock delay and skew
  - ClockBoost<sup>TM</sup> feature providing clock multiplication

| Table 2. MIPS-Based Embe                                          | edded Processo | r FineLine™ BG | A & BGA Packag | e Sizes Note | (1)     |
|-------------------------------------------------------------------|----------------|----------------|----------------|--------------|---------|
|                                                                   |                | FineLine BGA   |                | BC           | GA      |
| Feature                                                           | 484 Pin        | 672 Pin        | 1,020 Pin      | 612 Pin      | 864 Pin |
| Pitch (mm)                                                        | 1.00           | 1.00           | 1.00           | 1.27         | 1.27    |
| Area (mm <sup>2</sup> )                                           | 529            | 729            | 1,089          | 1,225        | 2,025   |
| $\text{Length} \times \text{Width} \text{ (mm} \times \text{mm)}$ | 23 	imes 23    | 27 	imes 27    | 33 	imes 33    | 35 × 35      | 45 × 45 |

 Table 3. MIPS-Based Embedded Processor FineLine BGA & BGA Package Options & PLD I/O Counts

 Notes (1), (2)

|        |         | FineLine BGA |           | B       | GA      |
|--------|---------|--------------|-----------|---------|---------|
| Device | 484 Pin | 672 Pin      | 1,020 Pin | 612 Pin | 864 Pin |
| EPXM1  | 173     | 178          |           | 178     |         |
| EPXM4  |         | 275 (3)      | 360       | 215     | 360     |
| EPXM10 |         |              | 521       |         | 365     |

Notes to tables:

(1) Contact Altera for up-to-date information on package availability.

(2) I/O counts include dedicated input and clock pins.

(3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information.

P

This document provides updated information about MIPSbased<sup>™</sup> embedded processor devices and should be used together with the *APEX 20K Programmable Logic Device Family Data Sheet*.

| General<br>Description | Part of the Altera Excalibur embedded processor PLD solutions, the MIPS-based embedded-processor PLDs combine an unrivalled degree of integration and programmability. The MIPS-based devices are outstanding embedded system development platforms, providing embedded-processor and PLD performance that is leading edge, yet cost efficient.                                                                                                                                                                                         |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | The MIPS-based family devices are offered in a variety of PLD device<br>densities and memory sizes to fit a wide range of applications and<br>requirements. Their high-performance, yet flexible, embedded<br>architecture is ideal for compute-intensive and high data-bandwidth<br>applications.                                                                                                                                                                                                                                      |
|                        | Figure 1 shows the structure of the MIPS-based devices. The<br>embedded processor stripe contains the MIPS processor core,<br>peripherals, and memory subsystem. The amount of single- and<br>dual-port memory varies as shown, and as listed in Table 1 on<br>page 2. Figure 2 on page 5 shows the system architecture of the<br>stripe, and its interfaces to the PLD portion of the devices. This<br>architecture allows stripe and PLD to be optimized for performance,<br>enabling maximum integration and system cost reductions. |

#### Figure 1. MIPS-Based Embedded Processor PLD Architecture



#### Figure 2. MIPS-Based System Architecture



**Altera Corporation** 

|                           | Two AMBA-compatible AHB buses ensure that MIPS-based<br>embedded processor activity is unaffected by peripheral and<br>memory operation. Three bidirectional AHB bridges enable the<br>peripherals and PLD to exchange data with the ARM-based<br>embedded processor.                                                                                                                                                                                           |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | The performance of the MIPS-based family is not compromised by<br>the addition of the interfaces to or from the stripe, and is equivalent<br>to an ASIC implementation of an MIPS32 4Kc on a 0.18-µm CMOS<br>process. The 32-bit MIPS RISC processor instruction set is binary-<br>compatible with many other MIPS family members.                                                                                                                              |
|                           | MIPS-based embedded processor devices are supported by Altera's<br>Quartus development system. The Quartus software is a single,<br>integrated package that offers HDL and schematic design entry,<br>compilation and logic synthesis, full simulation and worst-case<br>timing analysis, SignalTap logic analysis, and device configuration.<br>The Quartus software runs on Windows-based PCs, Sun<br>SPARCstations, and HP 9000 Series 700/800 workstations. |
|                           | The Quartus software provides NativeLink <sup>™</sup> interfaces to other<br>industry-standard PC- and UNIX workstation-based EDA tools. For<br>example, designers can invoke the Quartus software from within<br>third-party design tools. Further, the Quartus software contains<br>built-in optimized synthesis libraries; synthesis tools can use these<br>libraries to optimize designs for MIPS-based embedded processor<br>devices.                      |
| Functional<br>Description | The MIPS-based embedded processor PLDs have a system<br>architecture (embedded processor bus structure, on-chip memory,<br>and peripherals) that combines the advantages of ASIC integration<br>with the flexibility of PLDs.                                                                                                                                                                                                                                   |

#### **MIPS-Based Embedded Processor**

Figure 3 shows the MIPS32 4Kc embedded processor block diagram.



The MIPS32 4Kc is a member of the MIPS32 family of processor cores, with Harvard architecture implemented using a five-stage pipeline. Most instructions execute in one clock cycle. The architecture includes four execution units:

- Integer unit (arithmetic logic unit and shifter)
- Multiply divide unit (MDU) that supports multiply accumulate (MAC) instructions
- Branch control
- Processor control: privileged architecture functions and exception model

Independent of PLD configuration, the embedded processor can undertake the following activities:

- Access external boot memory
- Boot and run
- Program/reprogram the PLD without corruption of memory
- Run interactive debugging
- Detect errors and restart/reboot/reprogram the entire system as necessary

**Altera Corporation** 

- Communicate with the external world and receive PLD updates
- Run a real-time operating system

#### **PLD Interfaces**

The PLD can be configured via the configuration interface or the embedded processor to implement various devices:

- Additional peripherals that connect to the embedded bus as masters, slaves, or both
- Coprocessors sharing the stripe as well as on-chip and off-chip memories
- Standard interface to on-chip dual-port RAM (allowing SRAM to function as a 'large' embedded system block (ESB))
- Additional embedded processor interrupt sources and controls

The master/slave/memory ports are synchronous to the separate PLD clock domains that drive them; however, the embedded processor domain and PLD domain can be asynchronous, to allow optimized clock frequencies for each domain. Resynchronization across the domains is handled by the AHB bridges within the stripe.

Both the master port and slave port of the stripe are capable of supporting 32-bit data accesses to the whole 4-Gbyte address range (32-bit address bus).

The PLD can take full advantage of the extensive range of Altera intellectual property (IP) MegaCore<sup>®</sup> functions, reducing time-to-market and enabling complex SOPC designs.

#### PLLs

The device PLLs build on the PLL features of the APEX 20KE devices.

Within the PLD, four PLLs are available as in the APEX devices. In addition to the four APEX PLLs, MIPS-based embedded processor PLDs have two ClockBoost PLLs that are frequencyprogrammable—both at configuration and via the system bus—to provide clocks for the following devices:

Embedded processor and associated modulesMemory controller

The additional PLLs and associated routing support the following features:

- A common source for running additional PLLs
- Clock generation for the embedded processor and memory subsystem, allowing a synchronous mode
- LVTTL 2.5-V and 3.3-V clock input
- PLL disabling, which allows the raw input clock to be routed as the main clock source

The memory controller PLL allows users to tune the frequency of the system clock to the speed of the external memory implemented in their systems.

#### **External Memory Controllers**

The MIPS-based embedded processor PLDs provide two embedded memory controllers that can be accessed by any of the bus masters: one for external SDRAM, and a second for external flash memory or SRAM.

The SDRAM memory controller supports the following commonlyavailable memory standards, without the addition of any glue logic:

- Single data rate (SDR) 133-MHz data rates
- Double data rate (DDR) 266-MHz data rates

A software-programmable PLL is used within the SDRAM memory controller subsystem to supply the appropriate timings. Users can program the frequency to match the chosen memory components.

A second memory controller supports the interface to system ROM, allowing external flash memory access and reprogramming. In addition, static RAM and simple peripherals can be connected to this interface externally.

#### Peripherals

The following peripherals are connected to the AHB:

- UART
- Timer
- Watchdog timer
- Interrupt controller

# Software Development Tools

The target software development tools offered by Altera are a combination of GNUPro tools and Altera tools. The MIPS-based embedded-processor PLDs are compatible with tools available from third parties for the MIPS32 4Kc processor core.

The Altera development tools include:

- Support from industry-leading tools, including GNU and Wind River. See the Altera web site for details.
- Quartus support
  - C/C++ text editor
  - Software mode to build applications

For details of third-party support, see *Third-Party Tool Support for the Family of ARM-Based Embedded Processor PLDs*.

Figure 4 shows the Quartus development tool flow.



Figure 4. Quartus Development Tool Flow

Altera supplies a variety of embedded software functions to support flash memory programming and PLD configuration.

In addition, Altera provides device drivers for on-chip peripherals, and drivers to support PLD logic peripherals.

MIPS-based embedded processor PLDs are configured at system power-up with data stored in a configuration device or flash memory. The same memory can store application software for the embedded processor. The user can reconfigure the device in-circuit by using the on-chip processor, using configuration data stored anywhere in its memory system. The user can make real-time changes during system operation, which enables innovative reconfigurable computing applications.

# **Configuration Wizard**

The Altera Quartus development environment is enhanced by an Excalibur configuration wizard that allows pre-runtime setup of hardware and software functions. Figure 5 presents a typical set of screen shots from the configuration wizard, showing how users can, for example, select clock frequencies and booting options, and specify peripherals. This information is used to prepare a configuration bitstream that configures the PLD setup registers and on-chip SRAM as part of the configuration bitstream.

# Figure 5. Excalibur Configuration Wizard

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 📉 Megawizard Plug-In Manag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | er - Excalibur (Page 4 of 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Registers BFBFC000 16K 💌                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | igure the interface between the 'stripe' and the PLD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SRAM0 00020000 16K 💌                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Bridges                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SRAM1 00040000 16K 💌                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | E bridge allows a master or masters in the PLD to<br>e 'stripe'. Similarly the STRIPE-TO-PLD bridge allows                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DPRAM0 00060000 64K -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | masters in the 'stripe'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | access to resources in the PLD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DPRAM1 OFF -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Do you want to use the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | e STRI <u>P</u> E-TO-PLD bridge (Master Port)?                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SDRAM0 00800000 8M 💌                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Do you want to use the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | e PLD-TO-STRIPE bridge (Slave Port)?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SDRAM1 OFF -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Interrupts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | K Megawizard Plug-In Manager - Excalibur [Page 5 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| EBI0 (FLASH) 00000000 32K -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Note: If you choose to in<br>then you must also sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | This page allows you to configure the clocks (PLL's) for the processor and                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| EBI1 OFF T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | controller (in the 'strip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SDRAM (if required).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EBI2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | request signals are tre                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | External clock reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| EBI3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | If you select Mode 3 yo<br>the 'stripe'. Please see                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Enter external reference frequency 33.3333 MHz 💌                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PLD0 OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Do you want to use the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AHB1 / AHB2 clock settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PLD1 OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Do you want to use the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ✓ Bypass PLL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Select PLD interrupt mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | With PLL1 bypassed, both the AHB clocks are derived directly from                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | the external reference clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PLD2 OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | the external reference clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PLD3 OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Trace / Debug                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PLD3 OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Trace / Debug                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Select AHB1 frequency : 16.66665 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | [Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Select AHB1 frequency: 16.66665  MHz Select AHB2 frequency: 8.333325  MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to ena<br>modules that require external access and the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Select AHB1 frequency : 16.66665 MHz<br>Select AHB2 frequency : 3.33325 MHz<br>SDRAM clock settings                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to en-<br>modules that require external access and the<br>Excalibur device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Trace / Debug                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Select AHB1 frequency : 16.66665 V MHz<br>Select AHB2 frequency : 8.333325 V MHz<br>-SDRAM clock settings<br>V Bypass PLL2                                                                                                                                                                                                                                                                                                                                                                                                 |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to ena<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Trace / Debug                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Select AHB1 frequency : 16.66665 MHz<br>Select AHB2 frequency : 3.33325 MHz<br>SDRAM clock settings                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to en-<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Trace / Debug                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Select AHB1 frequency : 16.66665 VMHz<br>Select AHB2 frequency : 8.333325 VMHz<br>SDRAM clock settings<br>VBypass PLL2<br>vVth PLL2 bypassed, both the SDRAM clocks are derived directly from the                                                                                                                                                                                                                                                                                                                          |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to eni<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available device EPXMt0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Trace / Debug  (Page 3 of 7)  the Excellibur device to suite your lable or disable those 'stripe' refore pins to be reserved on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Select AHB1 frequency : 16.66665 V MHz<br>Select AHB2 frequency : 8.333325 V MHz<br>SDRAM clock settings<br>V Bypass PLL2<br>V/th PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.                                                                                                                                                                                                                                                                                    |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to en<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available device EPXMt0<br>Reset operation<br>If the processor is held in reset, it can<br>'stripe' Boot control register by one of                                                                                                                                                                                                                                                                                                                                               | Trace / Debug<br>[Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency :       16.66665 ▼ MHz         Select AHB1 frequency :       8.333325 ▼ MHz         SDRAM clock settings       ▼         ▼ Bypass PLL2       With PLL2 bypassed, both the SDRAM clocks are derived directly from the external reference clock input.         Note: There is a fixed divide by 2 between the external ref. input                                                                                                                                                                      |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>tris page allows you to select and configure<br>particular application. It also allows you to en<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available device EPXM10<br>Reset operation<br>If the processor is held in reset, it can<br>'stripe' Boot control register by one of<br>Do you want the processor to be held                                                                                                                                                                                                                                                                                                       | Trace / Debug<br>[Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency: 16.66665 VMHz<br>Select AHB2 frequency: 8.333325 VMHz<br>SDRAM clock settings<br>VBypass PLL2<br>With PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SDRAMX1<br>Select SDRAM frequency: 16.66665 VMHz                                                                                                                                                           |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to en<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available device EPXMt0<br>Reset operation<br>If the processor is held in reset, it can<br>'stripe' Boot control register by one of                                                                                                                                                                                                                                                                                                                                               | Trace / Debug<br>[Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency: 16.66665 VMHz<br>Select AHB2 frequency: 8.333325 VMHz<br>SDRAM clock settings<br>VBypass PLL2<br>Vith PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SDRAMX1<br>Select SDRAM frequency: 16.66665 MHz<br>Serial Programming                                                                                                                                      |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>agawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to en<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available device EPXM10<br>Reset operation<br>If the processor is held in reset, it can<br>'stripe' Boot control register by one of<br>Do you want the processor to be held                                                                                                                                                                                                                                                              | Trace / Debug<br>[Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency : 16.66665 VMHz<br>Select AHB2 frequency : 8.333325 MHz<br>SDRAM clock settings<br>VBypass PLL2<br>With PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SDRAMX1<br>Select SDRAM frequency : 16.66665 VMHz<br>Serial Programming<br>Are you using a serial EEPROM configuration device?                                                                            |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>particular application. It also allows you to enu<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available gevice EPXIMIO<br>Reset operation<br>If the processor is held in reset, it can<br>'stripe' Boot control register by one of<br>Do you want the grocessor to be held if<br>Do you want to Boot from FLASH?                                                                                                                                                                                                                                                                                                               | Trace / Debug<br>[Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency : 16.66665 • MHz<br>Select AHB2 frequency : 0.333325 • MHz<br>SDRAM clock settings<br>Vith PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SURAMX1<br>Select SDRAM frequency : 16.66665 • MHz<br>Select SDRAM frequency : 16.66665 • MHz<br>Select SDRAM frequency : 16.66665 • MHz                                                                               |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available gevice EPX.M10<br>Reset operation<br>If the processor is held in reset, it can<br>'stripe' Boot control register by one of<br>Do you want the grocessor to be held if<br>Do you want the goot from FLASH?<br>Byte order                                                                                                                                                                                                                                                                                                                                                     | Trace / Debug<br>[Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency : 16.66665 VMHz<br>Select AHB2 frequency : 8.333325 MHz<br>SDRAM clock settings<br>VBypass PLL2<br>With PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SDRAMX1<br>Select SDRAM frequency : 16.66665 VMHz<br>Serial Programming<br>Are you using a serial EEPROM configuration device?                                                                            |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>tris page allows you to select and configure<br>particular application. It also allows you to end<br>modules that require external access and the<br>Excalibur device.<br>Select Excalibur family Excalibur_MIPS<br>Select available device EPXM10<br>Reset operation<br>If the processor is held in reset, it can<br>"stripe" Boot control register by one of<br>Do you want the processor to be held II<br>Do you want the grocessor to be held II<br>Do you want to Boot from FLASH7<br>Byte order<br>C Little endian C Big endian                                                                                                                                                                       | Trace / Debug<br>(Page 3 of 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency : 16.66665 VMHz<br>Select AHB2 frequency : 3.333325 MHz<br>SDRAM clock settings<br>VBypass PLL2<br>Vith PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SDRAMX1<br>Select SDRAM frequency : 16.66665 MHz<br>Serial Programming<br>Are you using a serial EEPROM gonfiguration device?<br>Choose your device PC2 V<br>Enter your programming frequency 33.3333 MHz |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>gawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to en<br>modules that require external access and the<br>Excalibur device.<br>Select available gevice EPXM10<br>Reset operation<br>If the processor is held in reset, it can<br>"stripe' Boot control register by one of<br>Do you want the grocessor to be held if<br>Do you want the grocessor to be held if<br>Do you want to Boot from FLASH3<br>Byte order<br>@ Little endian @ Big endian<br>Reserve pins                                                                                                                                                          | Trace / Debug<br>[Page 3 of 7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Select AHB1 frequency : 16.66665 • MHz<br>Select AHB2 frequency : 0.333325 • MHz<br>SDRAM clock settings<br>Vith PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SURAMX1<br>Select SDRAM frequency : 16.66665 • MHz<br>Select SDRAM frequency : 16.66665 • MHz<br>Select SDRAM frequency : 16.66665 • MHz                                                                               |
| PLD3 OFF<br>gawizard Plug-In Manager - Excalibur<br>rgawizard Plug-In Manager - Excalibur<br>This page allows you to select and configure<br>particular application. It also allows you to en<br>modules that require external access and the<br>Excalibur device.<br>Select available gevice EPXM10<br>Reset operation<br>If the processor is held in reset, it can<br>'stripe' Boot control register by one of<br>Do you want the grocessor to be held in<br>V Do you want the goot from FLASH3<br>Byte order<br>© Little endian © Big endian<br>Reserve pins<br>Do you want to reserve pins for any of the                                                                                                                                                   | Trace / Debug         [Page 3 of 7]         the Excalibur device to suite your able or disable those 'stripe' refore pins to be reserved on the         Image: Stripe in the intervention of the interventintervente intervention of the interventervente interve | Select AHB1 frequency : 16.66665 VMHz<br>Select AHB2 frequency : 3.333325 MHz<br>SDRAM clock settings<br>VBypass PLL2<br>Vith PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SDRAMX1<br>Select SDRAM frequency : 16.66665 MHz<br>Serial Programming<br>Are you using a serial EEPROM gonfiguration device?<br>Choose your device PC2 V<br>Enter your programming frequency 33.3333 MHz |
| PLD3       OFF         gawizard Plug-In Manager - Excalibur         This page allows you to select and configure particular application. It also allows you to end modules that require external access and the Excalibur device.         Select Excalibur family       Excalibur_MIPS         Select available device       EPXM10         Reset operation       If the processor is held in reset, it can 'stripe' Boot control register by one of Do you want the grocessor to be held i         Do you want the goot from FLASH3       Byte order         If Little endian       If Big endian         Reserve pins       Do you want to reserve pins for any of the processor is for any of the processor is both for any of the processor is blow server. | Trace / Debug         [Page 3 of 7]         the Excalibur device to suite your able or disable those 'stripe' refore pins to be reserved on the         Image: Stripe in the intervention of the interventintervente intervention of the interventervente interve | Select AHB1 frequency : 16.66665 VMHz<br>Select AHB2 frequency : 3.333325 MHz<br>SDRAM clock settings<br>VBypass PLL2<br>Vith PLL2 bypassed, both the SDRAM clocks are derived directly from the<br>external reference clock input.<br>Note: There is a fixed divide by 2 between the external ref. input<br>and SDRAMX1<br>Select SDRAM frequency : 16.66665 MHz<br>Serial Programming<br>Are you using a serial EEPROM gonfiguration device?<br>Choose your device PC2 V<br>Enter your programming frequency 33.3333 MHz |

## **Simulation Model**

Initial simulation models of the MIPS32 4Kc are compatible with the following simulators:

- Quartus simulator
- Verilog XL simulator
- ModelSim simulator
- Synopsys VSS simulator

### **Evaluation Board**

Altera offers separately an evaluation board compatible with the ARM-based embedded processor PLD, along with highperformance memories, debug interfaces, PCI bus connections, and capability for prototyping physical interfaces. Figure 6 illustrates the Altera evaluation board, showing the provision for board expansion.

Figure 6. MIPS-Based Evaluation Board



# TypicalFigure 7ApplicationMIPS32over pair

Figure 7 shows how the MIPS-based embedded processor and other elements can be integrated on a device. In this example, the MIPS32 4Kc embedded processor device is configured for a voiceover packet gateway application. The elements of the embedded processor stripe, PLD modules, and off-chip peripherals are clearly identified.



Figure 7. MIPS-Based Embedded Processor Device in a Voice-Over Packet Gateway Application

**Revision History** 

This document provides updated information as described below.

# Version 1.2

This version provides updated information, including:

Operating speed and other device featuresMinor textual changes

# Version 1.1

This version provides updated information, including:

Revised maximum amount of external SDRAM supported



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Altera, APEX, ClockBoost, ClockLock, ClockShift, Excalibur, FineLine BGA, MegaCore, MegaWizard, NativeLink, Quartus, SameFrame, and SignalTap are trademarks and/or service marks of Altera Corporation in the United States and other countries. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document, including the following: MIPS-based and the MIPS Technologies logo are trademarks of MIPS Technologies, Inc. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without

notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

Copyright © 2001 Altera Corporation. All rights reserved.



**Altera Corporation** 

Printed on Recycled Paper.

16