ChipFind - Datasheet

Part Number ICS9248yF-110

Download:  PDF   ZIP
Äîêóìåíòàöèÿ è îïèñàíèÿ www.docs.chipfind.ru
background image
Integrated
Circuit
Systems, Inc.
ICS9248-110
Third party brands and names are the property of their respective owners.
Block Diagram
9248-110 Rev C 01/08/01
Functionality
Pin Configuration
48-Pin 300mil SSOP
Recommended Application:
AMD-K7 based systems
Output Features:
·
3 differential pair open drain CPU clocks (2.7V external
pull-up; up to 150MHz achieviable through I
2
C)
·
2 - AGPCLK @ 3.3V
·
8 - PCI @3.3V, including 1 free running
·
1 - 48MHz @ 3.3V
·
1 - 24/48MHz @ 3.3V
·
2- REF @3.3V, 14.318MHz.
Features:
·
Up to 150MHz frequency support
·
Support power management: CPU, PCI, stop and Power
down Mode from I
2
C programming.
·
Spread spectrum for EMI control -0.5% down spread
·
Uses external 14.318MHz crystal
·
FS pins for frequency select
Key Specifications:
·
CPU ­ CPU: <250ps
·
AGP-AGP: <250ps
·
PCI ­ PCI: <400ps
·
CPU - SDRAM_OUT: <400ps
·
CPU-AGP <250ps
AMD-K7
TM
System Clock Chip
* Internal 120K pullup resistor on indicated inputs
** Internal 240K pullup resistor on indicated inputs
**FS0/REF0
**FS1/REF1
GNDREF
X1
X2
GNDPCI
PCICLK_F
PCICLK0
VDDPCI
PCICLK1
PCICLK2
GNDPCI
PCICLK3
PCICLK4
VDDPCI
PCICLK5
PCICLK6
VDDAGP
AGP0
AGP1
GNDAGP
VDD48
48MHz
SEL24_48#/24-48MHz
VDDREF
GNDSD
SDRAM_OUT
VDDSD
RESERVED
CPUCLKC2
CPUCLKT2
GNDCPU
CUCLKC1
CPUCLKT1
GND
CPUCLKC0
CPUCLKT0
RESERVED
VDD
GND
PCI_STOP#
CPU_STOP
PD#
SPREAD#
FS2*
SDATA
SCLK
GND48
ICS9248-1
10
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
FS (2:0)
SPREAD#
CPU_STOP#
X1
X2
OSC
PLL
CPU
STOP
PLL2
REF (1:0)
CPUCLKC (2:0)
CPUCLKT (2:0)
SDRAM_OUT
48MHz
PCICLK (6:0)
24_48MHz
PCICLK_F
PCI_STOP#
SEL24_48#
PD#
/ 2
/ 3
PCI
STOP
X 2
/ 2
AGP (1:0)
0
0
0
90
30.00
60.00
0
0
1
95
31.67
63.33
0
1
0
100.99
33.66
67.33
0
1
1
115
38.33
76.67
1
0
0
100.7
33.57
67.13
1
0
1
103
34.33
68.67
1
1
0
105
35.00
70.00
1
1
1
110
36.67
73.33
PCI
AGP
FS2
FS1
FS0
CPU,
SDRAM
ICS reserves the right to make changes in the device data identified in
this publication without further notice. ICS advises its customers to
obtain the latest version of all device data to verify that any
information being relied upon by the customer is current and accurate.
background image
2
ICS9248-110
Third party brands and names are the property of their respective owners.
Pin Descriptions
R
E
B
M
U
N
N
I
P
E
M
A
N
N
I
P
E
P
Y
T
N
O
I
T
P
I
R
C
S
E
D
1
,
2
)
0
:
1
(
S
F
N
I
D
D
V
o
t
p
u
-
l
l
u
p
s
a
h
,
s
n
i
p
t
c
e
l
e
S
y
c
n
e
u
q
e
r
F
)
0
:
1
(
F
E
R
T
U
O
t
u
p
t
u
o
k
c
o
l
c
z
H
M
8
1
3
.
4
1
3
F
E
R
D
N
G
R
W
P
s
t
u
p
t
u
o
F
E
R
r
o
f
d
n
u
o
r
G
4
1
X
N
I
d
a
o
l
F
p
3
3
l
a
n
r
e
t
n
i
s
a
h
,
t
u
p
n
i
l
a
t
s
y
r
C
z
H
M
8
1
3
.
4
1
N
I
_
L
A
T
X
2
X
m
o
r
f
r
o
t
s
i
s
e
r
k
c
a
b
d
e
e
f
d
n
a
p
a
c
5
2
X
T
U
O
F
p
3
3
p
a
c
d
a
o
l
l
a
n
r
e
t
n
i
s
a
h
,
t
u
p
t
u
o
l
a
t
s
y
r
C
T
U
O
_
L
A
T
X
2
1
,
6
I
C
P
D
N
G
R
W
P
s
t
u
p
t
u
o
I
C
P
r
o
f
d
n
u
o
r
G
7
F
_
K
L
C
I
C
P
T
U
O
#
P
O
T
S
_
I
C
P
e
h
t
y
b
d
e
t
c
e
f
f
a
t
o
N
.
t
u
p
t
u
o
I
C
P
g
n
i
n
n
u
R
e
e
r
F
.
t
u
p
n
i
8
,
0
1
,
1
1
,
3
1
,
4
1
,
6
1
,
7
1
)
0
:
6
(
K
L
C
I
C
P
T
U
O
V
3
.
3
e
l
b
i
t
a
p
m
o
c
L
T
T
.
s
t
u
p
t
u
o
k
c
o
l
c
I
C
P
5
1
,
9
I
C
P
D
D
V
R
W
P
V
3
.
3
y
l
l
a
n
i
m
o
n
,
s
t
u
p
t
u
o
K
L
C
I
C
P
r
o
f
r
e
w
o
P
8
1
P
G
A
D
D
V
R
W
P
V
3
.
3
y
l
l
a
n
i
m
o
n
,
s
t
u
p
t
u
o
P
G
A
r
o
f
r
e
w
o
P
9
1
,
0
2
)
0
:
1
(
P
G
A
T
U
O
.
d
e
p
p
o
t
s
e
b
t
o
n
y
a
m
e
s
e
h
T
.
I
C
P
X
2
s
a
d
e
n
i
f
e
d
s
t
u
p
t
u
o
P
G
A
1
2
P
G
A
D
N
G
R
W
P
s
t
u
p
t
u
o
k
c
o
l
c
P
G
A
r
o
f
d
n
u
o
r
G
4
3
D
D
V
R
W
P
V
3
.
3
y
l
l
a
n
i
m
o
n
,
e
r
o
c
r
o
f
r
e
w
o
p
d
e
t
a
l
o
s
I
3
3
D
N
G
R
W
P
e
r
o
c
r
o
f
d
n
u
o
r
g
d
e
t
a
l
o
s
I
2
2
8
4
D
D
V
R
W
P
V
3
.
3
y
l
l
a
n
i
m
o
n
s
t
u
p
t
u
o
C
D
F
,
B
S
U
r
o
f
r
e
w
o
P
3
2
z
H
M
8
4
T
U
O
t
u
p
t
u
o
z
H
M
8
4
4
2
#
8
4
-
4
2
L
E
S
N
I
4
2
n
i
p
r
o
f
t
u
p
t
u
o
z
H
M
8
4
r
o
4
2
s
t
c
e
l
e
S
z
H
M
4
2
=
h
g
i
H
z
H
M
8
4
=
w
o
L
z
H
M
8
4
-
4
2
T
U
O
#
8
4
-
4
2
L
E
S
h
g
u
o
r
h
t
e
l
b
a
t
c
e
l
e
s
t
u
o
k
c
o
l
c
d
e
x
i
F
5
2
8
4
D
N
G
R
W
P
s
t
u
p
t
u
o
z
H
M
8
4
r
o
f
d
n
u
o
r
G
6
2
K
L
C
S
N
I
I
r
o
f
t
u
p
n
i
k
c
o
l
C
2
C
7
2
A
T
A
D
S
O
/
I
I
r
o
f
n
i
p
a
t
a
D
2
t
n
a
r
e
l
o
t
V
5
y
r
t
i
u
c
r
i
c
C
8
2
2
S
F
N
I
D
D
V
o
t
p
u
-
l
l
u
p
s
a
h
,
n
i
p
t
c
e
l
e
S
y
c
n
e
u
q
e
r
F
9
2
#
D
A
E
R
P
S
N
I
d
a
e
r
p
S
n
w
o
D
.
W
O
L
n
e
h
w
e
r
u
t
a
e
f
m
u
r
t
c
e
p
S
d
a
e
r
p
S
s
e
l
b
a
n
E
z
H
K
0
5
=
y
c
n
e
u
q
e
r
f
n
o
i
t
a
l
u
d
o
m
%
5
.
0
0
3
#
D
P
N
I
e
r
a
s
t
u
p
t
u
o
l
l
a
&
L
L
P
l
a
n
r
e
t
n
I
.
w
o
l
e
v
i
t
c
a
,
p
i
h
c
n
w
o
d
s
r
e
w
o
P
.
d
e
l
b
a
s
i
d
1
3
#
P
O
T
S
_
U
P
C
N
I
C
K
L
C
U
P
C
s
a
r
e
h
w
W
O
L
n
e
v
i
r
d
s
T
K
L
C
U
P
C
.
s
K
L
C
U
P
C
s
t
l
a
H
d
e
t
r
e
s
s
a
s
i
n
i
p
s
i
h
t
n
e
h
w
H
G
I
H
n
e
v
i
r
d
s
i
.
)
W
O
L
e
v
i
t
c
A
(
2
3
#
P
O
T
S
_
I
C
P
N
I
F
_
K
L
C
I
C
P
.
w
o
l
n
e
v
i
r
d
n
e
h
w
l
e
v
e
l
"
0
"
c
i
g
o
l
t
a
s
u
B
I
C
P
s
t
l
a
H
n
i
p
s
i
h
t
y
b
d
e
t
c
e
f
f
a
t
o
n
s
i
6
4
T
U
O
_
M
A
R
D
S
T
U
O
r
e
f
f
u
b
y
a
l
e
d
o
r
e
z
M
A
R
D
S
r
o
f
k
c
o
l
c
e
c
n
e
r
e
f
e
R
4
3
D
D
V
R
W
P
e
r
o
c
r
o
f
r
e
w
o
p
d
e
t
a
l
o
s
I
4
4
,
5
3
D
E
V
R
E
S
E
R
C
/
N
l
i
a
r
r
e
w
o
p
U
P
C
e
r
u
t
r
u
F
6
3
,
9
3
,
2
4
)
0
:
2
(
T
K
L
C
U
P
C
T
U
O
n
e
p
o
e
s
e
h
T
.
s
t
u
p
t
u
o
U
P
C
r
i
a
p
l
a
i
t
n
e
r
e
f
f
i
d
f
o
s
k
c
o
l
c
"
e
u
r
T
"
.
p
u
-
l
l
u
p
V
5
.
1
l
a
n
r
e
t
x
e
n
a
d
e
e
n
s
t
u
p
t
u
o
n
i
a
r
d
7
3
,
0
4
,
3
4
)
0
:
2
(
C
K
L
C
U
P
C
T
U
O
e
s
e
h
T
.
t
u
p
t
u
o
U
P
C
r
i
a
p
l
a
t
n
e
r
e
f
f
i
d
f
o
s
k
c
o
l
c
"
y
r
o
t
n
e
m
e
l
p
m
o
C
"
.
p
u
_
l
l
u
p
V
5
.
1
l
a
n
r
e
t
x
e
n
a
d
e
e
n
s
t
u
p
t
u
o
n
i
a
r
d
n
e
p
o
1
4
,
8
3
U
P
C
D
N
G
R
W
P
.
s
t
u
p
t
u
o
K
L
C
U
P
C
r
o
f
d
n
u
o
r
G
5
4
D
S
D
D
V
R
W
P
V
3
.
3
y
l
l
a
n
i
m
o
N
.
n
i
p
T
U
O
_
M
A
R
D
S
r
o
f
r
e
w
o
P
7
4
D
S
D
N
G
R
W
P
s
n
i
p
T
U
O
_
M
A
R
D
S
r
o
f
d
n
u
o
r
G
8
4
F
E
R
D
D
V
R
W
P
V
3
.
3
y
l
l
a
n
i
m
o
n
,
2
X
,
1
X
,
F
E
R
r
o
f
r
e
w
o
P
background image
3
ICS9248-110
Third party brands and names are the property of their respective owners.
General Description
The ICS9248-110 is a main clock synthesizer chip for AMD-K7 based systems. This provides all clocks required for such a
system when used with a Zero Delay Buffer Chip such as the ICS9179-06.
Spread spectrum may be enabled through I
2
C programming. Spread spectrum typically reduces system EMI by 8dB to
10dB. This simplifies EMI qualification without resorting to board design iterations or costly shielding. The ICS9248-110
employs a proprietary closed loop design, which tightly controls the percentage of spreading over process and temperature
variations.
Serial programming I
2
C interface allows changing functions, stop clock programming and frequency selection.
CPU_STOP# Timing Diagram
CPU_STOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPUCLKs for low power operation.
CPU_STOP# is synchronized by the ICS9248-110. All other clocks will continue to run while the CPUCLKs clocks are
disabled. The CPUCLKs will always be stopped in a low state and start in such a manner that guarantees the high pulse width
is a full pulse. CPUCLK on latency is less than 4 CPUCLKs and CPUCLK off latency is less than 4 CPUCLKs.
Notes:
1. All timing is referenced to the internal CPUCLK.
2. CPU_STOP# is an asynchronous input and metastable conditions may exist. This signal is
synchronized to the CPUCLKs inside the ICS9248-110.
3. All other clocks continue to run undisturbed.
4. PD# and PCI_STOP# are shown in a high (true) state.
PCICLK
CPUCLKT
CPUCLKC
PCI_STOP# (High)
CPU_STOP#
PD# (High)
INTERNAL
CPUCLK
background image
4
ICS9248-110
Third party brands and names are the property of their respective owners.
PCI_STOP# Timing Diagram
PCI_STOP# is an asynchronous input to the ICS9248-110. It is used to turn off the PCICLK (0:5) clocks for low power
operation. PCI_STOP# is synchronized by the ICS9248-110 internally. PCICLK (0:5) clocks are stopped in a low state and
started with a full high pulse width guaranteed. PCICLK (0:5) clock on latency cycles are only one rising PCICLK clock off
latency is one PCICLK clock.
Notes:
1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248 device.)
2. PCI_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized
inside the ICS9248.
3. All other clocks continue to run undisturbed.
4. PD# and CPU_STOP# are shown in a high (true) state.
CPUCLK
(Internal)
PCICLK
(Internal)
PCICLK
(Free-runningl)
CPU_STOP#
PWR_DWN#
PCICLK
(External)
PCI_STOP#
background image
5
ICS9248-110
Third party brands and names are the property of their respective owners.
PD# Timing Diagram
The power down selection is used to put the part into a very low power state without turning off the power to the part. PD# is
an asynchronous active low input. This signal needs to be synchronized internal to the device prior to powering down the
clock synthesizer.
Internal clocks are not running after the device is put in power down. When PD# is active low all clocks need to be driven to
a low value and held prior to turning off the VCOs and crystal. The power up latency needs to be less than 3 mS. The power
down latency should be as short as possible but conforming to the sequence requirements shown below. PCI_STOP# and
CPU_STOP# are considered to be don't cares during the power down operations. The REF and 48MHz clocks are expected to
be stopped in the LOW state as soon as possible. Due to the state of the internal logic, stopping and holding the REF clock
outputs in the LOW state may require more than one clock cycle to complete.
Notes:
1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248-110 device).
2. As shown, the outputs Stop Low on the next falling edge after PD# goes low.
3. PD# is an asynchronous input and metastable conditions may exist. This signal is synchronized inside this part.
4. The shaded sections on the VCO and the Crystal signals indicate an active clock.
5. Diagrams shown with respect to 133MHz. Similar operation when CPU is 100MHz.
CPUCLKT
CPUCLKC
PCICLK
VCO
Crystal
PD#