ChipFind - Datasheet

Part Number MB84VD21084

Download:  PDF   ZIP

Document Outline

DS05-50201-2E
FUJITSU SEMICONDUCTOR
DATA SHEET
Stacked MCP (Multi-Chip Package) FLASH MEMORY & SRAM
CMOS
16M (
×
8/
×
16) FLASH MEMORY &
2M (
×
8/
×
16) STATIC RAM
MB84VD2108X
-85
/MB84VD2109X
-85
s
s
s
s
FEATURES
· Power supply voltage of 2.7 to 3.6 V
· High performance
85 ns maximum access time
· Operating Temperature
-
25 to
+
85
°
C
· Package 61-ball FBGA, 56-pin TSOP(I)
(Continued)
s
s
s
s
PRODUCT LINE UP
s
s
s
s
PACKAGES
Flash Memory
SRAM
Ordering Part No.
V
CC
f, V
CC
s
=
3.0 V
MB84VD2108X-85/MB84VD2109X-85
Max. Address Access Time (ns)
85
85
Max. CE Access Time (ns)
85
85
Max. OE Access Time (ns)
35
45
+
0.6 V
-
0.3 V
61-ball plastic FBGA
56-pin plastic TSOP(I)
(BGA-61P-M02)
(FPT-56P-M04)
MB84VD2108X
-85
/MB84VD2109X
-85
2
(Continued)
1.
FLASH MEMORY
· Simultaneous Read/Write operations (dual bank)
Miltiple devices available with different bank sizes
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank
Zero latency between read and write operations
Read-while-erase
Read-while-program
· Minimum 100,000 write/erase cycles
· Sector erase architecture
Eight 4 K words and thirty one 32 K words.
Any combination of sectors can be concurrently erased. Also supports full chip erase.
· Boot Code Sector Architecture
MB84VD2108X : Top sector
MB84VD2109X : Bottom sector
· Embedded Erase
TM
* Algorithms
Automatically pre-programs and erases the chip or any sector
· Embedded Program
TM
* Algorithms
Automatically writes and verifies data at specified address
· Data Polling and Toggle Bit feature for detection of program or erase cycle completion
· Ready-Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
· Automatic sleep mode
When addresses remain stable, automatically switch themselves to low power mode.
· Low V
CC
f write inhibit
2.5 V
· Hidden ROM (Hi-ROM) region
64K byte of Hi-ROM, accessible through a new "Hi-ROM Enable" command sequence
Factory serialized and protected to provide a secure electronic serial number (ESN)
· WP/ACC input pin
At V
IL
, allows protection of boot sectors, regardless of sector protection/unprotection status
(MB84VD2108X : SA37, SA38 MB84VD2109X : SA0, SA1)
At V
IH
, allows removal of boot sector protection
At V
ACC
, program time will reduse by 40%.
· Erase Suspend/Resume
Suspends the erase operation to allow a read in another sector within the same device
· Please refer to "MBM29DL16XTD/BD" data sheet in detailed function
2.
SRAM
· Power dissipation
Operating: 50 mA max.
Standby: 7
µ
A max.
· Power down features using CE1s and CE2s
· Data retention supply voltage : 1.5 V to 3.6 V
· CE1s and CE2s Chip Select
· Byte data control : LBs (DQ
0
to DQ
7
) , UBs (DQ
8
to DQ
15
)
* :
Embedded Erase
TM
and Embedded Program
TM
are trademarks of Advanced Micro Devices, Inc.
MB84VD2108X
-85
/MB84VD2109X
-85
3
1
2
3
4
5
6
7
9
10
8
C
D
E
F
G
H
J
K
A
N.C.
N.C.
N.C.
N.C.
DQ
8
DQ
2
DQ
11
DQ
14
DQ
5
CIO
S
A
10
A
14
N.C.
N.C.
A
4
A
1
A
17
N.C.
DQ
6
SA
A
16
N.C.
V
SS
A
0
DQ
1
N.C.
N.C.
N.C.
N.C.
N.C.
DQ
13
DQ
4
DQ
3
DQ
9
DQ
15
/
A
-
1
CIOf
CEf
OE
DQ
0
DQ
10
V
CC
f
V
CC
s
DQ
12
DQ
7
V
SS
CE1
S
A
9
A
13
N.C.
N.C.
A
5
A
2
A
18
RY/BY
A
19
A
12
A
15
CE2
S
A
6
A
3
UB
S
RESET
B
WE
A
8
A
11
N.C.
A
7
LB
S
WP/
ACC
s
s
s
s
PIN ASSIGNMENTS
(Top View)
61-ball FBGA
MB84VD2108X
-85
/MB84VD2109X
-85
4
(Top View)
56-pin TSOP (I)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
N.C.
A
15
A
14
A
13
A
12
A
11
A
10
A
9
A
8
A
19
N.C.
WE
CE2s
RESET
WP/ACC
RY/BY
UBs
LBs
A
18
A
17
A
7
A
6
A
5
A
4
A
3
A
2
A
1
N.C.
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
A
16
CIOf
V
SS
SA
DQ
15
/A
-1
DQ
7
DQ
14
DQ
6
DQ
13
DQ
5
DQ
12
DQ
4
CIOs
V
CC
s
V
CC
f
DQ
11
DQ
3
DQ
10
DQ
2
DQ
9
DQ
1
DQ
8
DQ
0
OE
V
SS
CE1s
CEf
A
0
MB84VD2108X
-85
/MB84VD2109X
-85
5
s
s
s
s
PIN DESCRIPTION
Pin
Function
Input/Output
A
0
to A
16
Address Inputs (Common)
I
A
­1
, A
17
to A
19
Address Input (Flash)
I
SA
Address Input (SRAM)
I
DQ
0
to DQ
15
Data Inputs/Outputs (Common)
I/O
CEf
Chip Enable (Flash)
I
CE1s
Chip Enable (SRAM)
I
CE2s
Chip Enable (SRAM)
I
OE
Output Enable (Common)
I
WE
Write
Enable
(Common) I
RY/BY
Ready/Busy Outputs (Flash) Open Drain Output
O
UBs
Upper Byte Control (SRAM)
I
LBs
Lower Byte Control (SRAM)
I
CIOf
I/O Configuration (Flash)
CIOf
=
V
IH
is Word mode (
×
16) , CIOf
=
V
IL
is Byte mode (
×
8)
I
CIOs
I/O Configuration (SRAM)
CIOs
=
V
IH
is Word mode (
×
16) , CIOs
=
V
IL
is Byte mode (
×
8)
I
RESET
Hardware Reset Pin/Sector Protection Unlock (Flash)
I
WP/ACC
Write Protect/Acceleration (Flash)
I
N.C.
No Internal Connection
V
SS
Device Ground (Common)
Power
V
CC
f
Device Power Supply (Flash)
Power
V
CC
s
Device Power Supply (SRAM)
Power