ChipFind - Datasheet

Part Number DM93L28

Download:  PDF   ZIP
© 1999 Fairchild Semiconductor Corporation
DS010200
www.fairchildsemi.com
March 1989
Revised August 1999
DM93L28
Dual
8-
Bit
Shi
f
t
Regi
st
er
DM93L28
Dual 8-Bit Shift Register
General Description
The DM93L28 is a high speed serial storage element pro-
viding 16 bits of storage in the form of two 8-bit registers.
The multifunctional capability of this device is provided by
several features: 1) additional gating is provided at the
input to both shift registers so that the input is easily multi-
plexed between two sources; 2) the clock of each register
may be provided separately or together; 3) both the true
and complementary outputs are provided from each 8-bit
register, and both registers may be master cleared from a
common input.
Features
s
2-input multiplexer provided at data input of each
register
s
Gated clock input circuitry
s
Both true and complementary outputs provided from last
bit of each register
s
Asynchronous master reset common to both registers
Ordering Code:
Logic Symbol
V
CC
=
Pin 16
GND
=
Pin 8
Connection Diagram
Pin Descriptions
Order Number
Package Number
Package Description
DM93L28N
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Pin Names
Description
S
Data Select Input
D0, D1
Data Inputs
CP
Clock Pulse Input (Active HIGH)
Common (Pin 9)
Separate (Pins 7 and 10)
MR
Master Reset Input (Active LOW)
Q7
Last Stage Output
Q7
Complementary Output
www.fairchildsemi.com
2
DM93L28
Functional Description
The two 8-bit shift registers have a common clock input
(pin 9) and separate clock inputs (pins 10 and 7). The
clocking of each register is controlled by the OR function of
the separate and the common clock input. Each register is
composed of eight clocked RS master/slave flip-flops and a
number of gates. The clock OR gate drives the eight clock
inputs of the flip-flops in parallel. When the two clock inputs
(the separate and the common) to the OR gate are LOW,
the slave latches are steady, but data can enter the master
latches via the R and S input. During the first LOW-to-
HIGH transition of either, or both simultaneously, of the two
clock inputs, the data inputs (R and S) are inhibited so that
a later change in input data will not affect the master; then
the now trapped information in the master is transferred to
the slave. When the transfer is complete, both the master
and the slave are steady as long as either or both clock
inputs remain HIGH. During the HIGH-to-LOW transition of
the last remaining HIGH clock input, the transfer path from
master to slave is inhibited first, leaving the slave steady in
its present state. The data inputs (R and S) are enabled so
that new data can enter the master. Either of the clock
inputs can be used as clock inhibit inputs by applying a
logic HIGH signal. Each 8-bit shift register has a 2-input
multiplexer in front of the serial data input. The two data
inputs D0 and D1 are controlled by the data select input (S)
following the Boolean expression:
Serial data in: S
D
=
SD0
+
SD1
An asynchronous master reset is provided which, when
activated by a LOW logic level, will clear all 16 stages inde-
pendently of any other input signal.
Shift Select Table
H
=
HIGH Voltage Level
L
=
LOW Voltage Level
X
=
Immaterial
n
+
8
=
Indicates state after eight clock pulse
Logic Diagram
Inputs
Output
S
D0
D1
Q7 (t
n
+
8
)
L
L
X
L
L
H
X
H
H
X
L
L
H
X
H
H
3
www.fairchildsemi.com
DM93L28
Absolute Maximum Ratings
(Note 1)
Note 1: The "Absolute Maximum Ratings" are those values beyond which
the safety of the device cannot be guaranteed. The device should not be
operated at these limits. The parametric values defined in the Electrical
Characteristics tables are not guaranteed at the absolute maximum ratings.
The "Recommended Operating Conditions" table will define the conditions
for actual device operation.
Recommended Operating Conditions
Electrical Characteristics
over recommended operating free air temperature (unless otherwise noted)
Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.
Supply Voltage
7V
Input Voltage
5.5V
Operating Free Air Temperature Range
0
°
C to
+
70
°
C
Storage Temperature Range
-
65
°
C to
+
150
°
C
Symbol
Parameter
Min
Nom
Max
Units
V
CC
Supply Voltage
4.5
5
5.5
V
V
IH
HIGH Level Input Voltage
2
V
V
IL
LOW Level Input Voltage
0.7
V
I
OH
HIGH Level Output Current
-
400
µ
A
I
OL
LOW Level Output Current
4.8
mA
T
A
Free Air Operating Temperature
0
+
7
°
°
C
t
s
(H)
Setup Time HIGH or LOW
30
ns
t
s
(L)
D
n
to CP
30
t
h
(H)
Hold Time HIGH or LOW
0
ns
t
h
(L)
D
n
to CP
0
t
w
(H)
Clock Pulse Width
55
ns
t
w
(L)
HIGH or LOW
55
t
w
(L)
MR Pulse Width with CP HIGH
60
ns
t
w
(L)
MR Pulse Width with CP LOW
70
ns
Symbol
Parameter
Conditions
Min
Max
Units
V
I
Input Clamp Voltage
V
CC
=
Min, I
I
=
-
10 mA
-
1.5
V
V
OH
HIGH Level Output Voltage
V
CC
=
Min, I
OH
=
Max,
2.4
V
V
IL
=
Max, V
IH
=
Min
V
OL
LOW Level Output Voltage
V
CC
=
Min, I
OL
=
Max,
0.3
V
V
IH
=
Min, V
IL
=
Max
I
I
Input Current @ Max
V
CC
=
Max, V
I
=
5.5V
1
mA
Input Voltage
I
IH
HIGH Level
V
CC
=
Max, V
I
=
2.4V
MR, Dx
20
Input Current
CP (7, 10)
30
µ
A
S
40
CP Com
60
I
IL
LOW Level
V
CC
=
Max, V
I
=
0.3V
MR, Dx
-
400
Input Current
CP (7, 10)
-
600
µ
A
S
-
800
CP Com
-
1200
I
OS
Short Circuit
V
CC
=
Max
-
2.5
-
25
mA
Output Current
(Note 2)
I
CC
Supply Current
V
CC
=
Max
25.3
mA
www.fairchildsemi.com
4
DM93L28
Switching Characteristics
V
CC
=
+
5.0V, T
A
=
+
25
°
C
Symbol
Parameter
C
L
=
15 pF
Units
Min
Max
f
MAX
Maximum Shift Right Frequency
5.0
MHz
t
PLH
Propagation Delay
45
ns
t
PHL
CP to Q
7
or Q
7
80
t
PHL
Propagation Delay MR to Q
7
110
ns
5
www.fairchildsemi.com
DM93L28
Dual
8-
Bit
Shi
f
t
Regi
st
er
Physical Dimensions
inches (millimeters) unless otherwise noted
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Package Number N16EUnits
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and
Fairchild reserves the right at any time without notice to change said circuitry and specifications.
LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD
SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the
body, or (b) support or sustain life, and (c) whose failure
to perform when properly used in accordance with
instructions for use provided in the labeling, can be rea-
sonably expected to result in a significant injury to the
user.
2. A critical component in any component of a life support
device or system whose failure to perform can be rea-
sonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
www.fairchildsemi.com